欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F8621-I/PT 参数 Datasheet PDF下载

PIC18F8621-I/PT图片预览
型号: PIC18F8621-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能, 64 KB的增强型闪存微控制器与A / D [64/80-Pin High-Performance, 64-Kbyte Enhanced Flash Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路装置时钟
文件页数/大小: 396 页 / 6639 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F8621-I/PT的Datasheet PDF文件第93页浏览型号PIC18F8621-I/PT的Datasheet PDF文件第94页浏览型号PIC18F8621-I/PT的Datasheet PDF文件第95页浏览型号PIC18F8621-I/PT的Datasheet PDF文件第96页浏览型号PIC18F8621-I/PT的Datasheet PDF文件第98页浏览型号PIC18F8621-I/PT的Datasheet PDF文件第99页浏览型号PIC18F8621-I/PT的Datasheet PDF文件第100页浏览型号PIC18F8621-I/PT的Datasheet PDF文件第101页  
PIC18F6525/6621/8525/8621  
9.3  
PIE Registers  
The PIE registers contain the individual enable bits for  
the peripheral interrupts. Due to the number of  
peripheral interrupt sources, there are three Peripheral  
Interrupt Enable registers (PIE1, PIE2 and PIE3).  
When the IPEN bit (RCON<7>) is ‘0’, the PEIE bit must  
be set to enable any of these peripheral interrupts.  
REGISTER 9-7:  
PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1  
R/W-0  
PSPIE(1)  
bit 7  
R/W-0  
ADIE  
R/W-0  
RC1IE  
R/W-0  
TX1IE  
R/W-0  
SSPIE  
R/W-0  
R/W-0  
R/W-0  
TMR1IE  
bit 0  
CCP1IE  
TMR2IE  
bit 7  
PSPIE: Parallel Slave Port Read/Write Interrupt Enable bit(1)  
1= Enables the PSP read/write interrupt  
0= Disables the PSP read/write interrupt  
Note:  
Enabled only in Microcontroller mode for PIC18F8525/8621 devices.  
bit 6  
bit 5  
bit 4  
bit 3  
bit 2  
bit 1  
bit 0  
ADIE: A/D Converter Interrupt Enable bit  
1= Enables the A/D interrupt  
0= Disables the A/D interrupt  
RC1IE: USART1 Receive Interrupt Enable bit  
1= Enables the USART1 receive interrupt  
0= Disables the USART1 receive interrupt  
TX1IE: USART1 Transmit Interrupt Enable bit  
1= Enables the USART1 transmit interrupt  
0= Disables the USART1 transmit interrupt  
SSPIE: Master Synchronous Serial Port Interrupt Enable bit  
1= Enables the MSSP interrupt  
0= Disables the MSSP interrupt  
CCP1IE: ECCP1 Interrupt Enable bit  
1= Enables the ECCP1 interrupt  
0= Disables the ECCP1 interrupt  
TMR2IE: TMR2 to PR2 Match Interrupt Enable bit  
1= Enables the TMR2 to PR2 match interrupt  
0= Disables the TMR2 to PR2 match interrupt  
TMR1IE: TMR1 Overflow Interrupt Enable bit  
1= Enables the TMR1 overflow interrupt  
0= Disables the TMR1 overflow interrupt  
Legend:  
R = Readable bit  
-n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
2005 Microchip Technology Inc.  
DS39612B-page 95  
 复制成功!