欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC17C752T-25I/P 参数 Datasheet PDF下载

PIC17C752T-25I/P图片预览
型号: PIC17C752T-25I/P
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能8位CMOS微控制器的EPROM [High-Performance 8-Bit CMOS EPROM Microcontrollers]
分类和应用: 微控制器可编程只读存储器电动程控只读存储器
文件页数/大小: 320 页 / 2172 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC17C752T-25I/P的Datasheet PDF文件第160页浏览型号PIC17C752T-25I/P的Datasheet PDF文件第161页浏览型号PIC17C752T-25I/P的Datasheet PDF文件第162页浏览型号PIC17C752T-25I/P的Datasheet PDF文件第163页浏览型号PIC17C752T-25I/P的Datasheet PDF文件第165页浏览型号PIC17C752T-25I/P的Datasheet PDF文件第166页浏览型号PIC17C752T-25I/P的Datasheet PDF文件第167页浏览型号PIC17C752T-25I/P的Datasheet PDF文件第168页  
PIC17C75X  
15.2.14.3 BUS COLLISION DURING A STOP  
CONDITION  
The STOP condition begins with SDA asserted low.  
When SDA is sampled low, the SCL pin is allow to  
float. When the pin is sampled high (clock arbitration),  
the baud rate generator is loaded with SSPADD<6:0>  
and counts down to 0. After the BRG times out SDA is  
sampled. If SDA is sampled low, a bus collision has  
occurred. This is due to another master attempting to  
drive a data '0'. If the SCL pin is sampled low before  
SDA is allowed to float high, a bus collision occurs.  
This is another case of another master attempting to  
drive a data '0'. (Figure 15-43)  
Bus collision occurs during a STOP condition if:  
a) After the SDA pin has been de-asserted and  
allowed to float high, SDA is sampled low after  
the BRG has timed out.  
b) After the SCL pin is de-asserted, SCL is sam-  
pled low before SDA goes high.  
FIGURE 15-43: BUS COLLISION DURING A STOP CONDITION (CASE 1)  
SDA sampled  
low after TBRG,  
Set BCLIF  
TBRG  
TBRG  
TBRG  
SDA  
SDA asserted low  
SCL  
PEN  
BCLIF  
P
SSPIF  
FIGURE 15-44: BUS COLLISION DURING A STOP CONDITION (CASE 2)  
TBRG  
TBRG  
TBRG  
SDA  
SCL goes low before SDA goes high  
Set BCLIF  
Assert SDA  
SCL  
PEN  
BCLIF  
P
SSPIF  
DS30264A-page 164  
Preliminary  
1997 Microchip Technology Inc.  
 
 复制成功!