欢迎访问ic37.com |
会员登录 免费注册
发布采购

IC43R16320B-6TL 参数 Datasheet PDF下载

IC43R16320B-6TL图片预览
型号: IC43R16320B-6TL
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 32MX16, 0.7ns, CMOS, PDSO66, ROHS COMPLIANT, PLASTIC, TSOP2-66]
分类和应用: 动态存储器双倍数据速率光电二极管内存集成电路
文件页数/大小: 48 页 / 839 K
品牌: ISSI [ INTEGRATED SILICON SOLUTION, INC ]
 浏览型号IC43R16320B-6TL的Datasheet PDF文件第1页浏览型号IC43R16320B-6TL的Datasheet PDF文件第2页浏览型号IC43R16320B-6TL的Datasheet PDF文件第3页浏览型号IC43R16320B-6TL的Datasheet PDF文件第5页浏览型号IC43R16320B-6TL的Datasheet PDF文件第6页浏览型号IC43R16320B-6TL的Datasheet PDF文件第7页浏览型号IC43R16320B-6TL的Datasheet PDF文件第8页浏览型号IC43R16320B-6TL的Datasheet PDF文件第9页  
IS43R16320B  
IC43R16320B  
Pin Function  
CK, /CK (input pins)  
The CK and the /CK are the master clock inputs. All inputs except DM, DQS and DQs are referred to the cross point  
of the CK rising edge and the /CK falling edge. When a read operation, DQS and DQs are referred to the cross point  
of the CK and the /CK. When a write operation, DQS and DQs are referred to the cross point of the DQS and the  
VREF level. DQS for write operation is referred to the cross point of the CK and the /CK. CK is the master clock  
input to this pin. The other input signals are referred at CK rising edge.  
/CS (input pin)  
When /CS is low, commands and data can be input. When /CS is high, all inputs are ignored. However, internal  
operations (bank active, burst operations, etc.) are held.  
/RAS, /CAS, and /WE (input pins)  
These pins define operating commands (read, write, etc.) depending on the combinations of their voltage levels.  
See "Command operation".  
A0 to A12 (input pins)  
Row address (AX0 to AX12) is determined by the A0 to the A12 level at the cross point of the CK rising edge and the  
/CK falling edge in a bank active command cycle. Column address (See “Address Pins Table”) is loaded via the A0  
to the A9, and A11 at the cross point of the CK rising edge and the /CK falling edge in a read or a write command  
cycle. This column address becomes the starting address of a burst operation.  
[Address Pins Table]  
Address (A0 to A12)  
Row address  
Column address  
AY0 to AY9  
AX0 to AX12  
A10 (AP) (input pin)  
A10 defines the precharge mode when a precharge command, a read command or a write command is issued. If  
A10 = high when a precharge command is issued, all banks are precharged. If A10 = low when a precharge  
command is issued, only the bank that is selected by BA1/BA0 is precharged. If A10 = high when read or write  
command, auto-precharge function is enabled. While A10 = low, auto-precharge function is disabled.  
BA0 and BA1 (input pins)  
BA0, BA1 are bank select signals (BA). The memory array is divided into bank 0, bank 1, bank 2 and bank 3. (See  
Bank Select Signal Table)  
[Bank Select Signal Table]  
BA0  
L
BA1  
L
Bank 0  
Bank 1  
H
L
Bank 2  
L
H
Bank 3  
H
H
Remark: H: VIH. L: VIL.  
4
Integrated Silicon Solution, Inc. — www.issi.com  
Rev. 00B  
06/11/08  
 复制成功!