欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM3064ATC100-7N 参数 Datasheet PDF下载

EPM3064ATC100-7N图片预览
型号: EPM3064ATC100-7N
PDF下载: 下载PDF文件 查看货源
内容描述: [EE PLD, 7.5ns, 64-Cell, CMOS, PQFP100, TQFP-100]
分类和应用: 时钟输入元件可编程逻辑
文件页数/大小: 46 页 / 711 K
品牌: INTEL [ INTEL ]
 浏览型号EPM3064ATC100-7N的Datasheet PDF文件第17页浏览型号EPM3064ATC100-7N的Datasheet PDF文件第18页浏览型号EPM3064ATC100-7N的Datasheet PDF文件第19页浏览型号EPM3064ATC100-7N的Datasheet PDF文件第20页浏览型号EPM3064ATC100-7N的Datasheet PDF文件第22页浏览型号EPM3064ATC100-7N的Datasheet PDF文件第23页浏览型号EPM3064ATC100-7N的Datasheet PDF文件第24页浏览型号EPM3064ATC100-7N的Datasheet PDF文件第25页  
MAX 3000A Programmable Logic Device Family Data Sheet  
Open–Drain Output Option  
MAX 3000A devices provide an optional open–drain (equivalent to  
open-collector) output for each I/O pin. This open–drain output enables  
the device to provide system–level control signals (e.g., interrupt and  
write enable signals) that can be asserted by any of several devices. It can  
also provide an additional wired–ORplane.  
Open-drain output pins on MAX 3000A devices (with a pull-up resistor to  
the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high VIH.  
When the open-drain pin is active, it will drive low. When the pin is  
inactive, the resistor will pull up the trace to 5.0 V, thereby meeting CMOS  
requirements. The open-drain pin will only drive low or tri-state; it will  
never drive high. The rise time is dependent on the value of the pull-up  
resistor and load impedance. The IOL current specification should be  
considered when selecting a pull-up resistor  
Slew–Rate Control  
The output buffer for each MAX 3000A I/O pin has an adjustable output  
slew rate that can be configured for low–noise or high–speed  
performance. A faster slew rate provides high–speed transitions for  
high-performance systems. However, these fast transitions may introduce  
noise transients into the system. A slow slew rate reduces system noise,  
but adds a nominal delay of 4 to 5 ns. When the configuration cell is  
turned off, the slew rate is set for low–noise performance. Each I/O pin  
has an individual EEPROM bit that controls the slew rate, allowing  
designers to specify the slew rate on a pin–by–pin basis. The slew rate  
control affects both the rising and falling edges of the output signal.  
All MAX 3000A devices contain a programmable security bit that controls  
access to the data programmed into the device. When this bit is  
programmed, a design implemented in the device cannot be copied or  
retrieved. This feature provides a high level of design security because  
programmed data within EEPROM cells is invisible. The security bit that  
controls this function, as well as all other programmed data, is reset only  
when the device is reprogrammed.  
Design Security  
Generic Testing  
MAX 3000A devices are fully tested. Complete testing of each  
programmable EEPROM bit and all internal logic elements ensures 100%  
programming yield. AC test measurements are taken under conditions  
equivalent to those shown in Figure 8. Test patterns can be used and then  
erased during early stages of the production flow.  
Altera Corporation  
21  
 复制成功!