欢迎访问ic37.com |
会员登录 免费注册
发布采购

82915GV 参数 Datasheet PDF下载

82915GV图片预览
型号: 82915GV
PDF下载: 下载PDF文件 查看货源
内容描述: Express芯片组 [Express Chipset]
分类和应用:
文件页数/大小: 426 页 / 3241 K
品牌: INTEL [ INTEL ]
 浏览型号82915GV的Datasheet PDF文件第145页浏览型号82915GV的Datasheet PDF文件第146页浏览型号82915GV的Datasheet PDF文件第147页浏览型号82915GV的Datasheet PDF文件第148页浏览型号82915GV的Datasheet PDF文件第150页浏览型号82915GV的Datasheet PDF文件第151页浏览型号82915GV的Datasheet PDF文件第152页浏览型号82915GV的Datasheet PDF文件第153页  
Host-PCI Express* Bridge Registers (D1:F0)  
(Intel® 82915G/82915P/82915PL Only)  
R
8.1.29  
MA—Message Address (D1:F0)  
PCI Device:  
Address Offset:  
Default Value:  
Access:  
1
94h  
00000000h  
RO, R/W  
32 bits  
Size:  
Bit  
Access &  
Default  
Description  
31:2  
R/W  
Message Address: This field is used by system software to assign an MSI  
00000000 h  
address to the device.  
The device handles an MSI by writing the padded contents of the MD register to  
this address.  
1:0  
RO  
Force DWord Align: Hardwired to 0 so that addresses assigned by system  
00b  
software are always aligned on a DWord address boundary.  
8.1.30  
MD—Message Data (D1:F0)  
PCI Device:  
Address Offset:  
Default Value:  
Access:  
1
98h  
0000h  
R/W  
16 bits  
Size:  
Bit  
Access &  
Default  
Description  
15:0  
R/W  
Message Data: This field provides a base message data pattern assigned by  
0000h  
system software and used to handle an MSI from the device.  
When the device must generate an interrupt request, it writes a 32-bit value to  
the memory address specified in the MA register. The upper 16 bits are always  
set to 0. This register supplies the lower 16 bits.  
Datasheet  
149  
 复制成功!