欢迎访问ic37.com |
会员登录 免费注册
发布采购

5AGXFB3K6F31C5N 参数 Datasheet PDF下载

5AGXFB3K6F31C5N图片预览
型号: 5AGXFB3K6F31C5N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 622MHz, PBGA896, ROHS COMPLIANT, FBGA-896]
分类和应用: 可编程逻辑
文件页数/大小: 122 页 / 2566 K
品牌: INTEL [ INTEL ]
 浏览型号5AGXFB3K6F31C5N的Datasheet PDF文件第39页浏览型号5AGXFB3K6F31C5N的Datasheet PDF文件第40页浏览型号5AGXFB3K6F31C5N的Datasheet PDF文件第41页浏览型号5AGXFB3K6F31C5N的Datasheet PDF文件第42页浏览型号5AGXFB3K6F31C5N的Datasheet PDF文件第44页浏览型号5AGXFB3K6F31C5N的Datasheet PDF文件第45页浏览型号5AGXFB3K6F31C5N的Datasheet PDF文件第46页浏览型号5AGXFB3K6F31C5N的Datasheet PDF文件第47页  
Switching Characteristics  
Page 43  
Figure 8 shows the timing diagram for SPI master timing characteristics.  
Figure 8. SPI Master Timing Diagram  
Tdsslst  
SPI_SS  
Tdssfrst  
SPI_CLK (scpol = 0)  
SPI_CLK (scpol = 1)  
Tdio  
SPI_MOSI (scph = 1)  
SPI_MISO (scph = 1)  
Tdinmax  
Tdio  
SPI_MOSI (scph = 0)  
SPI_MISO (scph = 0)  
Tdinmax  
Table 43 lists the SPI slave timing characteristics for Arria V devices. The setup and  
hold times can be used for Texas Instruments SSP mode and National Semiconductor  
Microwire mode.  
Table 43. SPI Slave Timing Requirements for Arria V Devices  
Symbol Description  
Min  
20  
5
Max  
6
Unit  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
Tclk  
Ts  
CLK clock period  
MOSI Setup time  
MOSI Hold time  
Th  
5
Tsuss  
Thss  
Td  
Setup time SPI_SS valid before first clock edge  
Hold time SPI_SS valid after last clock edge  
Master-in slave-out (MISO) output delay  
8
8
20  
Slave select pulse width (Texas Instruments SSP mode)  
December 2013 Altera Corporation  
Arria V GX, GT, SX, and ST Device Datasheet  
 复制成功!