欢迎访问ic37.com |
会员登录 免费注册
发布采购

326769-002 参数 Datasheet PDF下载

326769-002图片预览
型号: 326769-002
PDF下载: 下载PDF文件 查看货源
内容描述: 移动第三代英特尔®科雷亚?? ¢处理器家族 [Mobile 3rd Generation Intel® Core™ Processor Family]
分类和应用:
文件页数/大小: 342 页 / 2513 K
品牌: INTEL [ INTEL ]
 浏览型号326769-002的Datasheet PDF文件第333页浏览型号326769-002的Datasheet PDF文件第334页浏览型号326769-002的Datasheet PDF文件第335页浏览型号326769-002的Datasheet PDF文件第336页浏览型号326769-002的Datasheet PDF文件第338页浏览型号326769-002的Datasheet PDF文件第339页浏览型号326769-002的Datasheet PDF文件第340页浏览型号326769-002的Datasheet PDF文件第341页  
Processor Configuration Registers  
B/D/F/Type:  
Address Offset:  
Reset Value:  
Access:  
0/0/0/VC0PREMAP  
A0–A3h  
80000000h  
RW-L, RO-V  
32 bits  
Size:  
BIOS Optimal Default  
00000000h  
Reset  
Value  
RST/  
PWR  
Bit  
Access  
Description  
Interrupt Pending (IP)  
Hardware sets the IP field whenever it detects an interrupt  
condition. Interrupt condition is defined as:  
An Invalidation Wait Descriptor with Interrupt Flag (IF) field  
set completed, setting the IWC field in the Invalidation  
Completion Status register.  
If the IWC field in the Invalidation Completion Status register  
was already set at the time of setting this field, it is not  
treated as a new interrupt condition.  
The IP field is kept set by hardware while the interrupt message  
is held pending. The interrupt message could be held pending  
due to interrupt mask (IM field) being set, or due to other  
transient hardware conditions. The IP field is cleared by hardware  
as soon as the interrupt message pending condition is serviced.  
This could be due to either:  
30  
RO-V  
0b  
Uncore  
Hardware issuing the interrupt message due to either change  
in the transient hardware condition that caused interrupt  
message to be held pending or due to software clearing the  
IM field.  
Software servicing the IWC field in the Invalidation  
Completion Status register.  
29:0  
RO  
0h  
Reserved (RSVD)  
2.21.24 IEDATA_REG—Invalidation Event Data Register  
This register specifies the Invalidation Event interrupt message data.  
This register is treated as RsvdZ by implementations reporting Queued Invalidation  
(QI) as not supported in the Extended Capability register.  
B/D/F/Type:  
Address Offset:  
Reset Value:  
Access:  
0/0/0/VC0PREMAP  
A4–A7h  
00000000h  
RW-L  
32 bits  
Size:  
Reset  
Value  
RST/  
PWR  
Bit  
Access  
RW-L  
Description  
Extended Interrupt Message Data (EIMD)  
This field is valid only for implementations supporting 32-bit  
interrupt data fields.  
Hardware implementations supporting only 16-bit interrupt data  
treat this field as Rsvd.  
31:16  
15:0  
0000h  
0000h  
Uncore  
Uncore  
Interrupt Message data (IMD)  
Data value in the interrupt request.  
RW-L  
Datasheet, Volume 2  
337