Processor Configuration Registers
Table 2-24. Default PEG/DMI VTd Remapping Engine Register Address Map (Sheet 2 of 2)
Address
Offset
Symbol
Register Name
Reset Value
Access
Invalidation Event Upper Address
Register
AC–AFh
B0–B7h
B8–BFh
C0–FFh
IEUADDR_REG
RSVD
00000000h
0h
RW-L
RO
Reserved
Interrupt Remapping Table Address
Register
0000000000000
000h
IRTA_REG
RSVD
RW-L
RO
Reserved
0h
Invalidate Address Register
0000000000000
000h
100–107h
IVA_REG
RW
IOTLB Invalidate Register
Reserved
0000000000000
000h
108–10Fh
110–FF3h
IOTLB_REG
RSVD
RW, RW-V, RO-V
—
—
2.21.1
VER_REG—Version Register
This register reports the architecture version supported. Backward compatibility for the
architecture is maintained with new revision numbers, allowing software to load
remapping hardware drivers written for prior architecture versions.
B/D/F/Type:
Address Offset:
Reset Value:
Access:
0/0/0/VC0PREMAP
0–3h
00000010h
RO
32 bits
000000h
Size:
BIOS Optimal Default
Reset
Value
RST/
PWR
Bit
31:8
7:4
Access
RO
Description
0h
Reserved (RSVD)
Major Version number (MAX)
This field indicates supported architecture version.
RO
0001b
Uncore
Uncore
Minor Version number (MIN)
This bit indicates supported architecture minor version.
3:0
RO
0000b
310
Datasheet, Volume 2