Electrical Specifications
Figure 2-18. Test Reset (TRST_N), Force_PR_N, RESET_N and PROCHOT_N Pulse Width
Waveform
V
Tq = Pulse Width
Tq
V = 0.5*VCCIO
2.9
Processor AC Timing Waveforms
The following figures are used in conjunction with the AC timing tables, Table 2-26
through Table 2-28.
Note:
For Figure 2-21 through Figure 2-29, the following apply:
• All common clock AC timings signals are referenced to the Crossing Voltage
(VCROSS) of the SYSCLK_DP, SYSCLK_DN at rising edge of SYSCLK_DP.
• All source synchronous AC timings are referenced to their associated strobe
(address or data). Source synchronous data signals are referenced to the falling
edge of their associated data strobe. Source synchronous address signals are
referenced to the rising and falling edge of their associated address strobe.
• All AC timings for the TAP signals are referenced to the TCK at 0.5 * VIO at the
processor lands. All TAP signal timings (TMS, TDI, and so on) are referenced at 0.5
* VIO at the processor die (pads).
• All CMOS signal timings are referenced at 0.5 * VIO at the processor lands.
The Intel QPI electrical test setup are shown in figures Figure 2-19 and Figure 2-20.
Figure 2-19. Intel QPI System Interface Electrical Test Setup for Validating
Standalone TX Voltage and Timing Parameters
Ideal Loads
Silicon TX
Tx Package
SI Tx pin terminations are set to optimum values
(targeted around 42.5 ohms single-ended)
Datasheet Volume 1 of 2
49