欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICS1572M-101 参数 Datasheet PDF下载

ICS1572M-101图片预览
型号: ICS1572M-101
PDF下载: 下载PDF文件 查看货源
内容描述: 用户可编程差分输出图形时钟发生器 [User Programmable Differential Output Graphics Clock Generator]
分类和应用: 晶体时钟发生器外围集成电路光电二极管
文件页数/大小: 19 页 / 279 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号ICS1572M-101的Datasheet PDF文件第3页浏览型号ICS1572M-101的Datasheet PDF文件第4页浏览型号ICS1572M-101的Datasheet PDF文件第5页浏览型号ICS1572M-101的Datasheet PDF文件第6页浏览型号ICS1572M-101的Datasheet PDF文件第8页浏览型号ICS1572M-101的Datasheet PDF文件第9页浏览型号ICS1572M-101的Datasheet PDF文件第10页浏览型号ICS1572M-101的Datasheet PDF文件第11页  
ICS1572  
Register Mapping - ICS1572-101 (Parallel Programming Option)  
NOTE: IT IS NOT NECESSARY TO UNDERSTAND THE FUNCTION OF THESE BITS TO USE THE ICS1572. PC SOFTWARE IS AVAILABLE  
FROM ICS TO AUTOMATICALLY GENERATE ALL REGISTER VALUES BASED ON REQUIREMENTS. CONTACT FACTORY FOR DETAILS.  
REG#  
BIT(S)  
BIT REF.  
DESCRIPTION  
0
1
0-3  
0-2  
R[0]..R[3]  
R[4]..R[6]  
Reference divider modulus control bits  
Modulus = value + 1  
2
0-3  
A[0]..A[3]  
Controls A counter. When set to zero, modulus=7. Otherwise,  
modulus=7 for “value” underflows of the prescaler, and modulus=6  
thereafter until M counter underflows.  
3
4
0-3  
0-1  
M[0]..M[3]  
M[4]..M[5]  
M counter control bits  
Modulus = value + 1  
4
5
3
DBLFREQ  
Doubles modulus of dual-modulus prescaler (from 6/7 to 12/14).  
0-2  
N1[0]..N1[2]  
Sets N1 modulus according to this table. These bits are set to imple-  
ment a divide-by-four on power-up.  
N1[2]  
N1[1]  
N1[0]  
RATIO  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
3
4
4
5
6
8
8
10  
6
7
0-3  
0-3  
N2[0]..N2[3]  
N2[4]..N2[7]  
Sets the modulus of the N2 divider. Modulus = value + 1  
The input of the N2 divider is the output of the N1 divider in all clock  
modes except AUXEN.  
8
8
3
N2[8]  
0-2  
V[0]..V[1]  
Sets the gain of the VCO.  
V[2]  
V[1]  
V[0]  
VCO GAIN  
(MHz/VOLT)  
1
1
1
1
0
0
1
1
0
1
0
1
30  
45  
60  
80  
7
 复制成功!