欢迎访问ic37.com |
会员登录 免费注册
发布采购

H5PS1G83EFR 参数 Datasheet PDF下载

H5PS1G83EFR图片预览
型号: H5PS1G83EFR
PDF下载: 下载PDF文件 查看货源
内容描述: 1GB DDR2 SDRAM [1Gb DDR2 SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 44 页 / 566 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号H5PS1G83EFR的Datasheet PDF文件第24页浏览型号H5PS1G83EFR的Datasheet PDF文件第25页浏览型号H5PS1G83EFR的Datasheet PDF文件第26页浏览型号H5PS1G83EFR的Datasheet PDF文件第27页浏览型号H5PS1G83EFR的Datasheet PDF文件第29页浏览型号H5PS1G83EFR的Datasheet PDF文件第30页浏览型号H5PS1G83EFR的Datasheet PDF文件第31页浏览型号H5PS1G83EFR的Datasheet PDF文件第32页  
H5PS1G43EFR  
H5PS1G83EFR  
H5PS1G63EFR  
Specific Notes for dedicated AC parameters  
1. User can choose which active power down exit timing to use via MRS(bit 12). tXARD is expected to be  
used for fast active power down exit timing. tXARDS is expected to be used for slow active power down exit  
timing where a lower power value is defined by each vendor data sheet.  
2. AL = Additive Latency  
3. This is a minimum requirement. Minimum read to precharge timing is AL + BL/2 providing the tRTP and  
tRAS(min) have been satisfied.  
4. A minimum of two clocks (2 * tCK or 2 * nCK) is required irrespective of operating frequency  
5. Timings are specified with command/address input slew rate of 1.0 V/ns. See System Derating for other  
slew rate values.  
6. Timings are guaranteed with DQs, DM, and DQS’s(DQS/RDQS in singled ended mode) input slew rate of  
1.0 V/ns. See System Derating for other slew rate values.  
7. Timings are specified with CK/CK differential slew rate of 2.0 V/ns. Timings are guaranteed for DQS signals  
with a differential slew rate of 2.0 V/ns in differential strobe mode and a slew rate of 1V/ns in single ended  
mode. See System Derating for other slew rate values.  
8. tDS and tDH derating  
tDS, tDH Derating Values for DDR2-400, DDR2-533(ALL units in 'ps', Note 1 applies to entire Table)  
DQS, DQS Differential Slew Rate  
4.0 V/ns  
3.0 V/ns  
2.0 V/ns  
1.8 V/ns  
1.6 V/ns  
1.4 V/ns  
1.2 V/ns  
1.0 V/ns  
0.8 V/ns  
tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH  
2.0 125  
45 125  
45 +125 +45  
21 +83 +21  
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1.5  
1.0  
0.9  
0.8  
0.7  
0.6  
0.5  
83  
0
-
21  
0
-
83  
0
95  
12  
1
33  
12  
-2  
-
-
-
-
-
0
0
0
24  
13  
-1  
24  
10  
-7  
-
-
-
-
-
-
-
DQ  
Slew  
rate  
V/ns  
-11 -14 -11 -14  
25  
11  
-7  
22  
5
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-25 -31 -13 -19  
23  
5
17  
-6  
-
-
-
-
-
-
-
-
-
-
-
-31 -42 -42 -19  
-8  
17  
-7  
6
-
-
-
-
-
-
-
-
-43 -59 -31 -47 -19 -35  
-23  
5
-11  
-
-
-
-
-74 -89 -62 -77 -50 -65 -38 -53  
tDS, tDH Derating Values for DDR2-667, DDR2-800(ALL units in 'ps', Note 1 applies to entire Table)  
DQS, DQS Differential Slew Rate  
4.0 V/ns  
3.0 V/ns  
2.0 V/ns  
1.8 V/ns  
1.6 V/ns  
1.4 V/ns  
1.2 V/ns  
1.0 V/ns  
0.8 V/ns  
tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH tDS tDH  
2.0 100  
45 100  
45 100  
45  
21  
0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1.5  
1.0  
0.9  
0.8  
0.7  
0.6  
0.5  
0.4  
67  
0
-
21  
0
-
67  
0
-5  
-
21  
67  
0
79  
12  
7
33  
12  
-2  
-
-
-
-
0
24  
19  
11  
2
24  
10  
-7  
-
-
-
-
-
-
-
-
DQ  
Slew  
rate  
V/ns  
-14  
-5  
-14  
31  
23  
14  
2
22  
5
-
-
-
-
-
-
-
-
-
-
-
-
-13 -31  
-1  
-19  
35  
26  
14  
17  
-6  
-35  
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-10 -42  
-30  
-18  
-47  
38  
26  
0
6
-
-
-
-
-
-
-
-
-
-
-
-10 -59  
-23  
-65  
38  
12  
-11  
-53  
-
-
-
-
-
-
-
-24 -89 -12 -77  
-
-
-
-
-
-52 -140 -40 -128 -28 -116  
1) For all input signals the total tDS(setup time) and tDH(hold time) required is calculated by adding the datasheet value to the derating  
Rev. 0.4 / Nov 2008 28  
 复制成功!