欢迎访问ic37.com |
会员登录 免费注册
发布采购

H5PS1G83EFR 参数 Datasheet PDF下载

H5PS1G83EFR图片预览
型号: H5PS1G83EFR
PDF下载: 下载PDF文件 查看货源
内容描述: 1GB DDR2 SDRAM [1Gb DDR2 SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 44 页 / 566 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号H5PS1G83EFR的Datasheet PDF文件第11页浏览型号H5PS1G83EFR的Datasheet PDF文件第12页浏览型号H5PS1G83EFR的Datasheet PDF文件第13页浏览型号H5PS1G83EFR的Datasheet PDF文件第14页浏览型号H5PS1G83EFR的Datasheet PDF文件第16页浏览型号H5PS1G83EFR的Datasheet PDF文件第17页浏览型号H5PS1G83EFR的Datasheet PDF文件第18页浏览型号H5PS1G83EFR的Datasheet PDF文件第19页  
H5PS1G43EFR  
H5PS1G83EFR  
H5PS1G63EFR  
3.3.3 OCD default characteristics  
Description  
Parameter  
Min  
Nom  
Max  
Unit  
ohms  
ohms  
ohms  
V/ns  
Notes  
Output impedance  
-
0
-
-
1.5  
4
1
6
Output impedance step size for OCD calibration  
Pull-up and pull-down mismatch  
Output slew rate  
0
1,2,3  
Sout  
1.5  
-
5
1,4,5,6,7,8  
Note :  
1. Absolute Specifications ( Toper; VDD = +1.8V ±0.1V, VDDQ = +1.8V ±0.1V)  
2. Impedance measurement condition for output source dc current: VDDQ=1.7V; VOUT=1420mV; (VOUT-  
VDDQ)/Ioh must be less than 23.4 ohms for values of VOUT between VDDQ and VDDQ-280mV.  
Impedance measurement condition for output sink dc current: VDDQ = 1.7V; VOUT = 280mV; VOUT/Iol must be  
less than 23.4 ohms for values of VOUT between 0V and 280mV.  
3. Mismatch is absolute value between pull-up and pull-dn, both are measured at same temperature and voltage.  
4. Slew rate measured from vil(ac) to vih(ac).  
5. The absolute value of the slew rate as measured from DC to DC is equal to or greater than the slew rate as  
measured from AC to AC. This is guaranteed by design and characterization.  
6. This represents the step size when the OCD is near 18 ohms at nominal conditions across all process  
corners/variations and represents only the DRAM uncertainty. A 0 ohm value(no calibration) can only be achieved  
if the OCD impedance is 18 ohms +/- 0.75 ohms under nominal conditions.  
Output Slew rate load:  
VTT  
25 ohms  
Reference  
point  
Output  
(Vout)  
7. DRAM output slew rate specification applies to 400, 533 and 667 MT/s speed bins.  
8. Timing skew due to DRAM output slew rate mis-match between DQS / DQS and associated DQs is included in  
tDQSQ and tQHS specification.  
Rev. 0.4 / Nov 2008  
15  
 复制成功!