欢迎访问ic37.com |
会员登录 免费注册
发布采购

HT46R47-H(18SOP) 参数 Datasheet PDF下载

HT46R47-H(18SOP)图片预览
型号: HT46R47-H(18SOP)
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, UVPROM, 8MHz, CMOS, PDSO18]
分类和应用: 可编程只读存储器LTE微控制器光电二极管
文件页数/大小: 42 页 / 296 K
品牌: HOLTEK [ HOLTEK SEMICONDUCTOR INC ]
 浏览型号HT46R47-H(18SOP)的Datasheet PDF文件第12页浏览型号HT46R47-H(18SOP)的Datasheet PDF文件第13页浏览型号HT46R47-H(18SOP)的Datasheet PDF文件第14页浏览型号HT46R47-H(18SOP)的Datasheet PDF文件第15页浏览型号HT46R47-H(18SOP)的Datasheet PDF文件第17页浏览型号HT46R47-H(18SOP)的Datasheet PDF文件第18页浏览型号HT46R47-H(18SOP)的Datasheet PDF文件第19页浏览型号HT46R47-H(18SOP)的Datasheet PDF文件第20页  
HT46R47-H  
Input/Output Ports  
[m].i², ²CPL [m]², ²CPLA [m]² read the entire port states  
into the CPU, execute the defined operations  
(bit-operation), and then write the results back to the  
latches or the accumulator.  
There are 13 bidirectional input/output lines in the  
microcontroller, labeled as PA, PB and PD, which are  
mapped to the data memory of [12H], [14H] and [18H]  
respectively. All of these I/O ports can be used for input  
and output operations. For input operation, these ports  
are non-latching, that is, the inputs must be ready at the  
T2 rising edge of instruction ²MOV A,[m]² (m=12H, 14H  
or 18H). For output operation, all the data is latched and  
remains unchanged until the output latch is rewritten.  
Each line of port A has the capability of waking-up the  
device. The highest 4-bit of port B and 7 bits of port D  
are not physically implemented; on reading them a ²0² is  
returned whereas writing then results in a no-operation.  
See Application note.  
Each I/O line has a pull-high option. Once the pull-high  
option is selected, the I/O line has a pull-high resistor,  
otherwise, there¢s none. Take note that a non-pull-high  
I/O line operating in input mode will cause a floating  
state.  
Each I/O line has its own control register (PAC, PBC,  
PDC) to control the input/output configuration. With this  
control register, CMOS output or Schmitt trigger input  
with or without pull-high resistor structures can be re-  
configured dynamically (i.e. on-the-fly) under software  
control. To function as an input, the corresponding latch  
of the control register must write ²1². The input source  
also depends on the control register. If the control regis-  
ter bit is ²1², the input will read the pad state. If the con-  
trol register bit is ²0², the contents of the latches will  
move to the internal bus. The latter is possible in the  
²read-modify-write² instruction.  
The PA3 is pin-shared with the PFD signal. If the PFD  
option is selected, the output signal in output mode of  
PA3 will be the PFD signal generated by the timer/event  
counter overflow signal. The input mode always remain-  
ing its original functions. Once the PFD option is se-  
lected, the PFD output signal is controlled by PA3 data  
register only. Writing ²1² to PA3 data register will enable  
the PFD output function and writing ²0² will force the  
PA3 to remain at ²0². The I/O functions of PA3 are  
shown below.  
For output function, CMOS is the only configuration.  
These control registers are mapped to locations 13H,  
15H and 19H.  
I/O  
I/P  
O/P  
I/P  
O/P  
Mode (Normal) (Normal) (PFD)  
(PFD)  
After a chip reset, these input/output lines remain at high  
levels or floating state (dependent on pull-high options).  
Each bit of these input/output latches can be set or  
cleared by ²SET [m].i² and ²CLR [m].i² (m=12H, 14H or  
18H) instructions.  
Logical  
Input  
Logical  
Output  
Logical  
PFD  
PA3  
Input (Timer on)  
Note: The PFD frequency is the timer/event counter  
overflowfrequencydividedby2.  
Some instructions first input data and then follow the  
The PA5 and PA4 are pin-shared with INT and TMR pins  
respectively.  
output operations. For example, ²SET [m].i², ²CLR  
V
D
D
C
o
n
t
r
o
l
B
i
t
P
U
D
Q
D
a
t
a
B
u
s
W
r
i
t
e
C
o
n
t
r
o
l
R
e
g
i
s
t
e
r
C
K
Q
B
S
P
A
0
~
P
A
2
C
h
i
p
R
e
s
e
t
P
A
3
/
P
F
D
P
A
4
/
T
I
M
R
P
A
5
/
N
T
R
e
a
d
C
o
n
t
r
o
l
R
e
g
i
s
t
e
r
P
A
6
0
,
/
P
A
7
D
a
t
a
B
i
t
P
P
B
D
A
N
0
~
P
B
3
/
A
N
3
D
C
Q
0
/
P
W
M
K
Q
B
W
r
i
t
e
D
a
t
a
R
e
g
i
s
t
e
r
S
M
U
P
A
3
(
P
D
0
o
r
P
W
M
)
X
P
F
D
P
F
D
E
N
M
(
P
A
3
)
U
X
R
e
a
d
D
a
t
a
R
e
g
i
s
t
e
r
S
y
s
t
e
m
W
a
k
e
-
u
p
W
a
k
e
-
u
p
o
p
t
i
o
n
(
P
A
o
n
l
y
)
I
N
T
f
o
r
P
A
A
5
O
O
n
n
l
y
y
T
M
R
f
o
r
P
4
l
Input/Output Ports  
Rev. 1.30  
16  
March 1, 2006  
 复制成功!