欢迎访问ic37.com |
会员登录 免费注册
发布采购

MCHC11F1CFNE2 参数 Datasheet PDF下载

MCHC11F1CFNE2图片预览
型号: MCHC11F1CFNE2
PDF下载: 下载PDF文件 查看货源
内容描述: 技术参数 [Technical Data]
分类和应用: 外围集成电路可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 158 页 / 993 K
品牌: FREESCALE [ Freescale ]
 浏览型号MCHC11F1CFNE2的Datasheet PDF文件第115页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第116页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第117页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第118页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第120页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第121页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第122页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第123页  
Freescale Semiconductor, Inc.  
Table 9-4 RTI Rate Selection  
RTR[1:0]  
E = 1 MHz  
E = 2 MHz  
E = 3 MHz  
E = 4 MHz  
E = X MHz  
13  
0 0  
0 1  
1 0  
1 1  
8.192 ms  
16.384 ms  
32.768 ms  
65.536 ms  
4.096 ms  
8.192 ms  
16.384 ms  
32.768 ms  
2.731 ms  
5.461 ms  
10.923 ms  
21.845 ms  
2.048 ms  
4.096 ms  
8.192 ms  
16.384 ms  
(2 /E)  
14  
(2 /E)  
15  
(2 /E)  
16  
(2 /E)  
The clock source for the RTI function is a free-running clock that cannot be stopped or  
interrupted except by reset. This clock causes the time between successive RTI time-  
outs to be a constant that is independent of the software latencies associated with flag  
clearing and service. For this reason, an RTI period starts from the previous time-out,  
not from when RTIF is cleared.  
Every time-out causes the RTIF bit in TFLG2 to be set, and if RTII is set, an interrupt  
request is generated. After reset, one entire RTI period elapses before the RTIF flag  
is set for the first time. Refer to the TMSK2, TFLG2, and PACTL registers.  
9.4.1 Timer Interrupt Mask Register 2  
This register contains the real-time interrupt enable bits.  
TMSK2 — Timer Interrupt Mask Register 2  
$1024  
Bit 7  
TOI  
0
6
RTII  
0
5
PAOVI  
0
4
PAII  
0
3
0
2
0
1
PR1  
0
Bit 0  
PR0  
0
RESET:  
TOI — Timer Overflow Interrupt Enable  
0 = TOF interrupts disabled  
1 = Interrupt requested when TOF is set to one  
RTII — Real-Time Interrupt Enable  
0 = RTIF interrupts disabled  
1 = Interrupt requested when RTIF set to one  
PAOVI — Pulse Accumulator Overflow Interrupt Enable  
Refer to 9.6 Pulse Accumulator.  
PAII — Pulse Accumulator Input Edge  
Refer to 9.6 Pulse Accumulator.  
PR[1:0] — Timer Prescaler Select  
Refer to Table 9-4.  
NOTE  
Bits in TMSK2 correspond bit for bit with flag bits in TFLG2. Ones in  
TMSK2 enable the corresponding interrupt sources.  
TIMING SYSTEM  
TECHNICAL DATA  
9-13  
For More Information On This Product,  
Go to: www.freescale.com  
 
 复制成功!