欢迎访问ic37.com |
会员登录 免费注册
发布采购

MCHC11F1CFNE2 参数 Datasheet PDF下载

MCHC11F1CFNE2图片预览
型号: MCHC11F1CFNE2
PDF下载: 下载PDF文件 查看货源
内容描述: 技术参数 [Technical Data]
分类和应用: 外围集成电路可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 158 页 / 993 K
品牌: FREESCALE [ Freescale ]
 浏览型号MCHC11F1CFNE2的Datasheet PDF文件第113页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第114页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第115页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第116页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第118页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第119页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第120页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第121页  
Freescale Semiconductor, Inc.  
9.3.8 Timer Interrupt Flag Register 1  
Bits in this register indicate when timer system events have occurred. Coupled with  
the bits of TMSK1, the bits of TFLG1 allow the timer subsystem to operate in either a  
polled or interrupt driven system. Each bit of TFLG1 corresponds to a bit in TMSK1 in  
the same position.  
TFLG1 — Timer Interrupt Flag 1  
$1023  
Bit 7  
OC1F  
0
6
OC2F  
0
5
OC3F  
0
4
OC4F  
0
3
I4/O5F  
0
2
IC1F  
0
1
IC2F  
0
Bit 0  
IC3F  
0
RESET:  
Clear flags by writing a one to the corresponding bit position(s).  
OC1F–OC4F — Output Compare x Flag  
Set each time the counter matches output compare x value  
I4/O5F — Input Capture 4/Output Compare 5 Flag  
Set by IC4 or OC5, depending on the function enabled by I4/O5 bit in PACTL  
IC1F–IC3F — Input Capture x Flag  
Set each time a selected active edge is detected on the ICx input line  
9.3.9 Timer Interrupt Mask Register 2  
Use this 8-bit register to enable or inhibit timer overflow and real-time interrupts. The  
timer prescaler control bits are included in this register.  
TMSK2 — Timer Interrupt Mask 2  
$1024  
Bit 7  
TOI  
0
6
RTII  
0
5
PAOVI  
0
4
PAII  
0
3
0
2
0
1
PR1  
0
Bit 0  
PR0  
0
RESET:  
TOI — Timer Overflow Interrupt Enable  
0 = TOF interrupts disabled  
1 = Interrupt requested when TOF is set to one  
RTII — Real-Time Interrupt Enable  
Refer to 9.4 Real-Time Interrupt.  
PAOVI — Pulse Accumulator Overflow Interrupt Enable  
Refer to 9.6.3 Pulse Accumulator Status and Interrupt Bits.  
PAII — Pulse Accumulator Input Edge Interrupt Enable  
Refer to 9.6.3 Pulse Accumulator Status and Interrupt Bits.  
PR[1:0] — Timer Prescaler Select  
These bits are used to select the prescaler divide-by ratio. In normal modes, PR[1:0]  
can only be written once, and the write must be within 64 cycles after reset. Refer to  
Table 9-1 and Table 9-4 for specific timing values.  
TIMING SYSTEM  
TECHNICAL DATA  
9-11  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!