欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第434页浏览型号MC9S12P64CFT的Datasheet PDF文件第435页浏览型号MC9S12P64CFT的Datasheet PDF文件第436页浏览型号MC9S12P64CFT的Datasheet PDF文件第437页浏览型号MC9S12P64CFT的Datasheet PDF文件第439页浏览型号MC9S12P64CFT的Datasheet PDF文件第440页浏览型号MC9S12P64CFT的Datasheet PDF文件第441页浏览型号MC9S12P64CFT的Datasheet PDF文件第442页  
128 KByte Flash Module (S12FTMRC128K1V1)  
Table 13-12. FCNFG Field Descriptions  
Field  
Description  
7
Command Complete Interrupt Enable — The CCIE bit controls interrupt generation when a Flash command  
has completed.  
CCIE  
0 Command complete interrupt disabled  
1 An interrupt will be requested whenever the CCIF flag in the FSTAT register is set (see Section 13.3.2.7)  
4
Ignore Single Bit Fault — The IGNSF controls single bit fault reporting in the FERSTAT register (see  
IGNSF  
Section 13.3.2.8).  
0 All single bit faults detected during array reads are reported  
1 Single bit faults detected during array reads are not reported and the single bit fault interrupt will not be  
generated  
1
Force Double Bit Fault Detect — The FDFD bit allows the user to simulate a double bit fault during Flash array  
read operations and check the associated interrupt routine. The FDFD bit is cleared by writing a 0 to FDFD. The  
FECCR registers will not be updated during the Flash array read operation with FDFD set unless an actual  
double bit fault is detected.  
FDFD  
0 Flash array read operations will set the DFDIF flag in the FERSTAT register only if a double bit fault is detected  
1 Any Flash array read operation will force the DFDIF flag in the FERSTAT register to be set (see  
Section 13.3.2.7) and an interrupt will be generated as long as the DFDIE interrupt enable in the FERCNFG  
register is set (see Section 13.3.2.6)  
0
Force Single Bit Fault Detect The FSFD bit allows the user to simulate a single bit fault during Flash array  
read operations and check the associated interrupt routine. The FSFD bit is cleared by writing a 0 to FSFD. The  
FECCR registers will not be updated during the Flash array read operation with FSFD set unless an actual single  
bit fault is detected.  
FSFD  
0 Flash array read operations will set the SFDIF flag in the FERSTAT register only if a single bit fault is detected  
1 Flash array read operation will force the SFDIF flag in the FERSTAT register to be set (see Section 13.3.2.7)  
and an interrupt will be generated as long as the SFDIE interrupt enable in the FERCNFG register is set (see  
Section 13.3.2.6)  
13.3.2.6 Flash Error Configuration Register (FERCNFG)  
The FERCNFG register enables the Flash error interrupts for the FERSTAT flags.  
Offset Module Base + 0x0005  
7
6
5
4
3
2
1
0
R
W
0
0
0
0
0
0
DFDIE  
SFDIE  
Reset  
0
0
0
0
0
0
0
0
= Unimplemented or Reserved  
Figure 13-10. Flash Error Configuration Register (FERCNFG)  
All assigned bits in the FERCNFG register are readable and writable.  
S12P-Family Reference Manual, Rev. 1.13  
438  
Freescale Semiconductor  
 复制成功!