欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第433页浏览型号MC9S12P64CFT的Datasheet PDF文件第434页浏览型号MC9S12P64CFT的Datasheet PDF文件第435页浏览型号MC9S12P64CFT的Datasheet PDF文件第436页浏览型号MC9S12P64CFT的Datasheet PDF文件第438页浏览型号MC9S12P64CFT的Datasheet PDF文件第439页浏览型号MC9S12P64CFT的Datasheet PDF文件第440页浏览型号MC9S12P64CFT的Datasheet PDF文件第441页  
128 KByte Flash Module (S12FTMRC128K1V1)  
Table 13-11. FCCOBIX Field Descriptions  
Field  
Description  
2–0  
Common Command Register Index— The CCOBIX bits are used to select which word of the FCCOB register  
CCOBIX[1:0] array is being read or written to. See Section 13.3.2.11, “Flash Common Command Object Register (FCCOB),”  
for more details.  
13.3.2.4 Flash Reserved0 Register (FRSV0)  
This Flash register is reserved for factory testing.  
Offset Module Base + 0x000C  
7
6
5
4
3
2
1
0
R
W
0
0
0
0
0
0
0
0
Reset  
0
0
0
0
0
0
0
0
= Unimplemented or Reserved  
Figure 13-8. Flash Reserved0 Register (FRSV0)  
All bits in the FRSV0 register read 0 and are not writable.  
13.3.2.5 Flash Configuration Register (FCNFG)  
The FCNFG register enables the Flash command complete interrupt and forces ECC faults on Flash array  
read access from the CPU.  
Offset Module Base + 0x0004  
7
6
5
4
3
2
1
0
R
W
0
0
0
0
CCIE  
IGNSF  
FDFD  
FSFD  
Reset  
0
0
0
0
0
0
0
0
= Unimplemented or Reserved  
Figure 13-9. Flash Configuration Register (FCNFG)  
CCIE, IGNSF, FDFD, and FSFD bits are readable and writable while remaining bits read 0 and are not  
writable.  
S12P-Family Reference Manual, Rev. 1.13  
Freescale Semiconductor  
437  
 复制成功!