欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第436页浏览型号MC9S12P64CFT的Datasheet PDF文件第437页浏览型号MC9S12P64CFT的Datasheet PDF文件第438页浏览型号MC9S12P64CFT的Datasheet PDF文件第439页浏览型号MC9S12P64CFT的Datasheet PDF文件第441页浏览型号MC9S12P64CFT的Datasheet PDF文件第442页浏览型号MC9S12P64CFT的Datasheet PDF文件第443页浏览型号MC9S12P64CFT的Datasheet PDF文件第444页  
128 KByte Flash Module (S12FTMRC128K1V1)  
Table 13-14. FSTAT Field Descriptions (continued)  
Field  
Description  
3
Memory Controller Busy Flag — The MGBUSY flag reflects the active state of the Memory Controller.  
0 Memory Controller is idle  
MGBUSY  
1 Memory Controller is busy executing a Flash command (CCIF = 0)  
2
Reserved Bit — This bit is reserved and always reads 0.  
RSVD  
1–0  
Memory Controller Command Completion Status Flag — One or more MGSTAT ag bits are set if an error  
MGSTAT[1:0] is detected during execution of a Flash command or during the Flash reset sequence. See Section 13.4.5,  
“Flash Command Description,and Section 13.6, “Initialization” for details.  
13.3.2.8 Flash Error Status Register (FERSTAT)  
The FERSTAT register reflects the error status of internal Flash operations.  
Offset Module Base + 0x0007  
7
6
5
4
3
2
1
0
R
W
0
0
0
0
0
0
DFDIF  
SFDIF  
Reset  
0
0
0
0
0
0
0
0
= Unimplemented or Reserved  
Figure 13-12. Flash Error Status Register (FERSTAT)  
All flags in the FERSTAT register are readable and only writable to clear the flag.  
Table 13-15. FERSTAT Field Descriptions  
Field  
Description  
1
Double Bit Fault Detect Interrupt Flag — The setting of the DFDIF flag indicates that a double bit fault was  
detected in the stored parity and data bits during a Flash array read operation or that a Flash array read operation  
was attempted on a Flash block that was under a Flash command operation.(1) The DFDIF flag is cleared by  
writing a 1 to DFDIF. Writing a 0 to DFDIF has no effect on DFDIF.  
DFDIF  
0 No double bit fault detected  
1 Double bit fault detected or an invalid Flash array read operation attempted  
0
Single Bit Fault Detect Interrupt Flag — With the IGNSF bit in the FCNFG register clear, the SFDIF flag  
indicates that a single bit fault was detected in the stored parity and data bits during a Flash array read operation  
or that a Flash array read operation was attempted on a Flash block that was under a Flash command operation.1  
The SFDIF flag is cleared by writing a 1 to SFDIF. Writing a 0 to SFDIF has no effect on SFDIF.  
0 No single bit fault detected  
SFDIF  
1 Single bit fault detected and corrected or an invalid Flash array read operation attempted  
1. The single bit fault and double bit fault flags are mutually exclusive for parity errors (an ECC fault occurrence can be either  
single fault or double fault but never both). A simultaneous access collision (read attempted while command running) is  
indicated when both SFDIF and DFDIF flags are high.  
13.3.2.9 P-Flash Protection Register (FPROT)  
The FPROT register defines which P-Flash sectors are protected against program and erase operations.  
S12P-Family Reference Manual, Rev. 1.13  
440  
Freescale Semiconductor  
 复制成功!