欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第164页浏览型号MC9S12P64CFT的Datasheet PDF文件第165页浏览型号MC9S12P64CFT的Datasheet PDF文件第166页浏览型号MC9S12P64CFT的Datasheet PDF文件第167页浏览型号MC9S12P64CFT的Datasheet PDF文件第169页浏览型号MC9S12P64CFT的Datasheet PDF文件第170页浏览型号MC9S12P64CFT的Datasheet PDF文件第171页浏览型号MC9S12P64CFT的Datasheet PDF文件第172页  
S12S Debug Module (S12SDBGV2)  
6.3.2.7.4  
Debug Match Flag Register (DBGMFR)  
Address: 0x0027  
7
6
5
4
3
2
1
0
R
W
0
0
0
0
0
0
MC2  
MC1  
MC0  
Reset  
0
0
0
0
0
0
0
= Unimplemented or Reserved  
Figure 6-12. Debug Match Flag Register (DBGMFR)  
Read: If COMRV[1:0] = 11  
Write: Never  
DBGMFR is visible at 0x0027 only with COMRV[1:0] = 11. It features 3 flag bits each mapped directly  
to a channel. Should a match occur on the channel during the debug session, then the corresponding flag  
is set and remains set until the next time the module is armed by writing to the ARM bit. Thus the contents  
are retained after a debug session for evaluation purposes. These flags cannot be cleared by software, they  
are cleared only when arming the module. A set flag does not inhibit the setting of other flags. Once a flag  
is set, further comparator matches on the same channel in the same session have no affect on that flag.  
6.3.2.8  
Comparator Register Descriptions  
Each comparator has a bank of registers that are visible through an 8-byte window in the DBG module  
register address map. Comparator A consists of 8 register bytes (3 address bus compare registers, two data  
bus compare registers, two data bus mask registers and a control register). Comparator B consists of four  
register bytes (three address bus compare registers and a control register). Comparator C consists of four  
register bytes (three address bus compare registers and a control register).  
Each set of comparator registers can be accessed using the COMRV bits in the DBGC1 register.  
Unimplemented registers (e.g. Comparator B data bus and data bus masking) read as zero and cannot be  
written. The control register for comparator B differs from those of comparators A and C.  
Table 6-21. Comparator Register Layout  
0x0028  
0x0029  
0x002A  
0x002B  
0x002C  
0x002D  
0x002E  
0x002F  
CONTROL  
ADDRESS HIGH  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Comparators A,B and C  
Comparators A,B and C  
Comparators A,B and C  
Comparators A,B and C  
Comparator A only  
ADDRESS MEDIUM  
ADDRESS LOW  
DATA HIGH COMPARATOR  
DATA LOW COMPARATOR  
DATA HIGH MASK  
Comparator A only  
Comparator A only  
DATA LOW MASK  
Comparator A only  
6.3.2.8.1  
Debug Comparator Control Register (DBGXCTL)  
The contents of this register bits 7 and 6 differ depending upon which comparator registers are visible in  
the 8-byte window of the DBG module register address map.  
S12P-Family Reference Manual, Rev. 1.13  
168  
Freescale Semiconductor  
 复制成功!