欢迎访问ic37.com |
会员登录 免费注册
发布采购

DSPA56371 参数 Datasheet PDF下载

DSPA56371图片预览
型号: DSPA56371
PDF下载: 下载PDF文件 查看货源
内容描述: 该DSP56371是5.0伏兼容的输入和输出的高密度CMOS器件。 [The DSP56371 is a high density CMOS device with 5.0-volt compatible inputs and outputs.]
分类和应用:
文件页数/大小: 124 页 / 1701 K
品牌: FREESCALE [ Freescale ]
 浏览型号DSPA56371的Datasheet PDF文件第44页浏览型号DSPA56371的Datasheet PDF文件第45页浏览型号DSPA56371的Datasheet PDF文件第46页浏览型号DSPA56371的Datasheet PDF文件第47页浏览型号DSPA56371的Datasheet PDF文件第49页浏览型号DSPA56371的Datasheet PDF文件第50页浏览型号DSPA56371的Datasheet PDF文件第51页浏览型号DSPA56371的Datasheet PDF文件第52页  
Enhanced Serial Audio Interface Timing  
Table 22. Enhanced Serial Audio Interface Timing (Continued)  
Characteristics1, 2, 3 Expression3 Max Condition4 Unit  
Symbol Min  
No.  
Notes:  
1. VCORE_VDD = 1.25 0.05 V; TJ = –40°C to 115°C for 150 MHz; TJ = 0°C to 100°C for 181 MHz; CL = 50 pF  
2. i ck = internal clock  
x ck = external clock  
i ck a = internal clock, asynchronous mode  
(asynchronous implies that SCKT and SCKR are two different clocks)  
i ck s = internal clock, synchronous mode  
(synchronous implies that SCKT and SCKR are the same clock)  
3. bl = bit length  
wl = word length  
wr = word length relative  
4. SCKT(SCKT pin) = transmit clock  
SCKR(SCKR pin) = receive clock  
FST(FST pin) = transmit frame sync  
FSR(FSR pin) = receive frame sync  
HCKT(HCKT pin) = transmit high frequency clock  
HCKR(HCKR pin) = receive high frequency clock  
5. For the internal clock, the external clock cycle is defined by Icyc and the ESAI control register.  
6. The word-relative frame sync signal waveform relative to the clock operates in the same manner as the bit-length frame sync signal  
waveform, but spreads from one serial clock before first bit clock (same as bit length frame sync signal), until the one before last bit  
clock of the first word in frame.  
7. Periodically sampled and not 100% tested  
8. ESAI_1 specs match those of ESAI_0  
48  
DSP56371 Technical Data  
Freescale Semiconductor  
 复制成功!