欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F8367_09 参数 Datasheet PDF下载

56F8367_09图片预览
型号: 56F8367_09
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 182 页 / 1852 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F8367_09的Datasheet PDF文件第111页浏览型号56F8367_09的Datasheet PDF文件第112页浏览型号56F8367_09的Datasheet PDF文件第113页浏览型号56F8367_09的Datasheet PDF文件第114页浏览型号56F8367_09的Datasheet PDF文件第116页浏览型号56F8367_09的Datasheet PDF文件第117页浏览型号56F8367_09的Datasheet PDF文件第118页浏览型号56F8367_09的Datasheet PDF文件第119页  
Register Descriptions  
6.5.1.2  
EMI_MODE (EMI_MODE)—Bit 6  
This bit reflects the current (non-clocked) state of the EMI_MODE pin. During reset, this bit, coupled with  
the EXTBOOT signal, is used to initialize address bits [19:16] either as GPIO or as address. These settings  
can be explicitly overwritten using the appropriate GPIO peripheral enable register at any time after reset.  
In addition, this pin can be used as a general purpose input pin after reset.  
0 = External address bits [19:16] are initially programmed as GPIO  
1 = When booted with EXTBOOT = 1, A[19:16] are initially programmed as address. If EXTBOOT is 0,  
they are initialized as GPIO.  
6.5.1.3  
OnCE Enable (OnCE EBL)—Bit 5  
0 = OnCE clock to 56800E core enabled when core TAP is enabled  
1 = OnCE clock to 56800E core is always enabled  
6.5.1.4  
Software Reset (SW RST)—Bit 4  
This bit is always read as 0. Writing a 1 to this bit will cause the part to reset.  
6.5.1.5  
Stop Disable (STOP_DISABLE)—Bits 3–2  
00 - Stop mode will be entered when the 56800E core executes a STOP instruction  
01 - The 56800E STOP instruction will not cause entry into Stop mode; STOP_DISABLE can be  
reprogrammed in the future  
10 - The 56800E STOP instruction will not cause entry into Stop mode; STOP_DISABLE can then only be  
changed by resetting the device  
11 - Same operation as 10  
6.5.1.6  
Wait Disable (WAIT_DISABLE)—Bits 1–0  
00 - Wait mode will be entered when the 56800E core executes a WAIT instruction  
01 - The 56800E WAIT instruction will not cause entry into Wait mode; WAIT_DISABLE can be  
reprogrammed in the future  
10 - The HawkV2 WAIT instruction will not cause entry into Wait mode; WAIT_DISABLE can then only  
be changed by resetting the device  
11 - Same operation as 10  
6.5.2  
SIM Reset Status Register (SIM_RSTSTS)  
Bits in this register are set upon any system reset and are initialized only by a Power-On Reset (POR). A  
reset (other than POR) will only set bits in the register; bits are not cleared. Only software should clear this  
register.  
Base + $1  
Read  
15  
0
14  
0
13  
O
12  
0
11  
0
10  
0
9
0
8
0
7
0
6
0
5
4
3
2
1
0
0
0
SWR COPR  
EXTR POR  
Write  
0
0
0
0
0
0
0
0
0
0
0
0
RESET  
Figure 6-4 SIM Reset Status Register (SIM_RSTSTS)  
56F8367 Technical Data, Rev. 9  
Freescale Semiconductor  
Preliminary  
115  
 复制成功!