欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F8367_09 参数 Datasheet PDF下载

56F8367_09图片预览
型号: 56F8367_09
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 182 页 / 1852 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F8367_09的Datasheet PDF文件第108页浏览型号56F8367_09的Datasheet PDF文件第109页浏览型号56F8367_09的Datasheet PDF文件第110页浏览型号56F8367_09的Datasheet PDF文件第111页浏览型号56F8367_09的Datasheet PDF文件第113页浏览型号56F8367_09的Datasheet PDF文件第114页浏览型号56F8367_09的Datasheet PDF文件第115页浏览型号56F8367_09的Datasheet PDF文件第116页  
6.3 Operating Modes  
Since the SIM is responsible for distributing clocks and resets across the chip, it must understand the  
various chip operating modes and take appropriate action. These are:  
Reset Mode, which has two submodes:  
— POR and RESET operation  
The 56800E core and all peripherals are reset. This occurs when the internal POR is asserted or the  
RESET pin is asserted.  
— COP reset and software reset operation  
The 56800E core and all peripherals are reset. The MA bit within the OMR is not changed. This allows  
the software to determine the boot mode (internal or external boot) to be used on the next reset.  
Run Mode  
This is the primary mode of operation for this device. In this mode, the 56800E controls chip operation  
Debug Mode  
The 56800E is controlled via JTAG/EOnCE when in debug mode. All peripherals, except the COP and  
PWMs, continue to run. COP is disabled and PWM outputs are optionally switched off to disable any motor  
from being driven; see the PWM chapter in the 56F8300 Peripheral User Manual for details.  
Wait Mode  
In Wait mode, the core clock and memory clocks are disabled. Optionally, the COP can be stopped.  
Similarly, it is an option to switch off PWM outputs to disable any motor from being driven. All other  
peripherals continue to run.  
Stop Mode  
When in Stop mode, the 56800E core, memory, and most peripheral clocks are shut down. Optionally, the  
COP and CAN can be stopped. For lowest power consumption in Stop mode, the PLL can be shut down.  
This must be done explicitly before entering Stop mode, since there is no automatic mechanism for this. The  
CAN (along with any non-gated interrupt) is capable of waking the chip up from Stop mode, but is not fully  
functional in Stop mode.  
6.4 Operating Mode Register  
Bit  
15  
NL  
R/W  
0
14  
13  
12  
11  
10  
9
0
8
CM  
R/W  
0
7
XP  
R/W  
0
6
SD  
R/W  
0
5
R
4
SA  
R/W  
0
3
EX  
R/W  
0
2
0
1
MB  
R/W  
X
0
MA  
R/W  
X
R/W  
0
Type  
0
0
0
0
0
0
RESET  
Figure 6-1 OMR  
The reset state for MB and MA will depend on the Flash secured state. See Part 4.2 and Part 7 for detailed  
information on how the Operating Mode Register (OMR) MA and MB bits operate in this device. For all  
other bits, see the DSP56800E Reference Manual.  
Note:  
The OMR is not a Memory Map register; it is directly accessible in code through the acronym OMR.  
56F8367 Technical Data, Rev. 9  
112  
Freescale Semiconductor  
Preliminary