欢迎访问ic37.com |
会员登录 免费注册
发布采购

33742S 参数 Datasheet PDF下载

33742S图片预览
型号: 33742S
PDF下载: 下载PDF文件 查看货源
内容描述: 系统基础芯片( SBC)与增强型高速CAN收发器 [System Basis Chip (SBC) with Enhanced High-Speed CAN Transceiver]
分类和应用:
文件页数/大小: 65 页 / 1605 K
品牌: FREESCALE [ Freescale ]
 浏览型号33742S的Datasheet PDF文件第26页浏览型号33742S的Datasheet PDF文件第27页浏览型号33742S的Datasheet PDF文件第28页浏览型号33742S的Datasheet PDF文件第29页浏览型号33742S的Datasheet PDF文件第31页浏览型号33742S的Datasheet PDF文件第32页浏览型号33742S的Datasheet PDF文件第33页浏览型号33742S的Datasheet PDF文件第34页  
FUNCTIONAL DEVICE OPERATION  
OPERATIONAL MODES  
normal 33742 operation, it is recommended that the disable  
be done using the following sequence:  
DEBUG MODE: HARDWARE AND SOFTWARE  
DEBUG WITH THE 33742  
• Step 1–Power down the SBC.  
When a SBC, and the MCU it serves, is used on the same  
printed circuit board, both the MCU software and the 33742  
operation must be debugged concurrently. The following  
features permit system debugging by allowing the disabling  
of the SBC internal software watchdog timer.  
• Step 2–Power up the SBC. This sets the BATFAIL bit,  
allowing the 33742 to enter Normal Request mode.  
• Step 3–Write to the TIM1 sub register to allow the SBC to  
enter Normal mode.  
• Step 4–Write to the MCR register with data 0000. This  
enables the debug mode. Complete SPI byte is  
0001 0000.  
DEVICE POWER-UP, RESET PIN CONNECTED TO  
VDD  
• Step 5–Write to the MCR register normal debug. SPI byte  
is 0001 x101.  
The VDD voltage is available when the 33742 power-up  
but the 33742 will not have received any SPI communication  
to configure itself. Until set up by the system MCU, the 33742  
will generate a reset every 350 ms until the part is configured.  
To avoid continuous MCU hardware resets, the 33742’s RST  
pin can be connected directly to VDD pin by a hardware  
jumper.  
Important While in debug mode, the SBC can be used  
without having to clear the watchdog on a regular basis to  
facilitate software and hardware debug.  
• Step 6–To leave the debug mode, write 0000 to the MCR  
register.  
At Step 2, the SBC is in Normal Request. Steps 3, 4, and 5  
should be completed consecutively and within the 350 ms  
time period of the Normal Request mode. If not, the 33742  
will go into Reset mode and enter Normal Request again.  
DEBUG MODES WITH SOFTWARE WATCHDOG  
DISABLED THOUGH SPI (NORMAL DEBUG,  
STANDBY DEBUG, AND STOP DEBUG)  
The software configurable watchdog can be disabled  
through SPI. To set the watchdog disable while limiting the  
risk of inadvertently disabling the watchdog timer during  
Figure 15, page 30, illustrates debug mode selection.  
VSUP  
VDD  
BATFAIL  
TIM1(Step 3)  
MCR (Step 5)  
SPI: Read BATFAIL  
MCR (Step 6)  
SPI  
MCR (Step 4)  
33742 not in Debug mode.  
Watchdog ON  
Debug Mode  
33742 in Debug mode.  
No Watchdog  
Figure 15. Entering Debug Mode  
When the SBC is operating in the debug mode and has  
been set into Stop Debug or Sleep mode, a wake-up causes  
the 33742 to enter the Normal Request mode for 350 ms. To  
avoid having the SBC generate an unwanted reset (enter  
Reset mode), the next debug mode (Normal Debug or  
Standby Debug) should be configured within the 350 ms time  
window of the Normal Request mode.  
To avoid entering debug mode after a power-up, first read  
the BATFAIL bit (MCR read) and write 0000 into the MCR  
register.  
Figures 16 and 17, page 31, show the detailed operation  
of the SBC once the debug mode has been selected.  
33742  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
30  
 复制成功!