欢迎访问ic37.com |
会员登录 免费注册
发布采购

FM24C02 参数 Datasheet PDF下载

FM24C02图片预览
型号: FM24C02
PDF下载: 下载PDF文件 查看货源
内容描述: 4K位标准2线总线接口的串行EEPROM [4K-Bit Standard 2-Wire Bus Interface Serial EEPROM]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 14 页 / 107 K
品牌: FAIRCHILD [ FAIRCHILD SEMICONDUCTOR ]
 浏览型号FM24C02的Datasheet PDF文件第6页浏览型号FM24C02的Datasheet PDF文件第7页浏览型号FM24C02的Datasheet PDF文件第8页浏览型号FM24C02的Datasheet PDF文件第9页浏览型号FM24C02的Datasheet PDF文件第10页浏览型号FM24C02的Datasheet PDF文件第11页浏览型号FM24C02的Datasheet PDF文件第13页浏览型号FM24C02的Datasheet PDF文件第14页  
immediately issues another start condition and the slave address  
with the R/W bit set to one. This will be followed by an acknowl-  
edgefromtheFM24C04U/05Uandthenbytheeightbitword. The  
master will not acknowledge the transfer but does generate the  
stop condition, and therefore the FM24C04U/05U discontinues  
transmission. RefertoFigure7fortheaddress, acknowledge, and  
data transfer sequence.  
Read Operations  
Read operations are initiated in the same manner as write  
operations, with the exception that the R/W bit of the slave  
address is set to a one. There are three basic read operations:  
current address read, random read, and sequential read.  
Current Address Read  
Sequential Read  
Internally the FM24C04U/05U contains an address counter that  
maintains the address of the last byte accessed, incremented by  
one. Therefore, if the last access (either a read or write) was to  
address n, the next read operation would access data from  
address n + 1. Upon receipt of the slave address with R/W set to  
one, the FM24C04U/05U issues an acknowledge and transmits  
the eight bit word. The master will not acknowledge the transfer  
butdoesgenerateastopcondition,andthereforetheFM24C04U/  
05U discontinues transmission. Refer to Figure 6 for the se-  
quence of address, acknowledge and data transfer.  
Sequential reads can be initiated as either a current address read  
or random access read. The first word is transmitted in the same  
manner as the other read modes; however, the master now  
responds with an acknowledge, indicating it requires additional  
data. The FM24C04U/05U continues to output data for each  
acknowledge received. The read operation is terminated by the  
master not responding with an acknowledge or by generating a  
stop condition.  
The data output is sequential with the data from address n  
followed by the data from n + 1. The address counter for read  
operations increments all word address bits, allowing the entire  
memory contents to be serially read during one operation. After  
the entire memory has been read, the counter "rolls over" to the  
beginning of the memory. FM24C04U/05U continues to output  
data for each acknowledge received. Refer to Figure 8 for the  
address, acknowledge, and data transfer sequence.  
Random Read  
Randomreadoperationsallowthemastertoaccessanymemory  
location in a random manner. Prior to issuing the slave address  
with the R/W bit set to one, the master must first perform a  
dummywrite operation. The master issues the start condition,  
slave address with the R/W bit set to zero and then the byte  
address is read. After the byte address acknowledge, the master  
Current Address Read (Figure 6)  
S
T
S
T
O
P
SLAVE  
ADDRESS  
Bus Activity:  
Master  
A
R
T
1 0 1  
0
1
SDA Line  
A
C
K
NO  
A
C
K
Bus Activity:  
EEPROM  
DATA  
Random Read (Figure 7)  
S
T
A
R
T
S
S
T
O
P
T
A
R
T
SLAVE  
ADDRESS  
WORD  
ADDRESS  
SLAVE  
ADDRESS  
Bus Activity:  
Master  
SDA Line  
A
C
K
A
C
K
A
C
K
NO  
DATA n  
A
C
K
Bus Activity:  
EEPROM  
Sequential Read (Figure 8)  
S
T
O
P
A
C
K
A
C
K
A
C
K
Bus Activity:  
Slave  
Master  
Address  
SDA Line  
A
C
K
NO  
DATA n +1  
DATA n +1  
DATA n + 2  
DATA n + x  
A
C
K
Bus Activity:  
EEPROM  
12  
www.fairchildsemi.com  
FM24C04U/05U Rev. A.3  
 复制成功!