欢迎访问ic37.com |
会员登录 免费注册
发布采购

ST16C650 参数 Datasheet PDF下载

ST16C650图片预览
型号: ST16C650
PDF下载: 下载PDF文件 查看货源
内容描述: 具有32字节FIFO 2.90V至5.5V UART [2.90V TO 5.5V UART WITH 32-BYTE FIFO]
分类和应用: 先进先出芯片
文件页数/大小: 53 页 / 631 K
品牌: EXAR [ EXAR CORPORATION ]
 浏览型号ST16C650的Datasheet PDF文件第24页浏览型号ST16C650的Datasheet PDF文件第25页浏览型号ST16C650的Datasheet PDF文件第26页浏览型号ST16C650的Datasheet PDF文件第27页浏览型号ST16C650的Datasheet PDF文件第29页浏览型号ST16C650的Datasheet PDF文件第30页浏览型号ST16C650的Datasheet PDF文件第31页浏览型号ST16C650的Datasheet PDF文件第32页  
ST16C650A  
2.90V TO 5.5V UART WITH 32-BYTE FIFO  
áç  
REV. 5.0.0  
]
TABLE 9: INTERRUPT SOURCE AND PRIORITY LEVEL  
ISR REGISTER STATUS BITS SOURCE OF INTERRUPT  
PRIORITY  
LEVEL  
BIT-5  
BIT-4  
BIT-3  
BIT-2  
BIT-1  
BIT-0  
1
2
3
4
5
6
7
-
0
0
0
0
0
0
1
0
0
0
0
0
0
1
0
0
0
1
0
0
0
0
0
0
1
1
1
0
0
0
0
0
1
0
0
1
0
0
0
0
0
0
0
0
0
0
0
1
LSR (Receiver Line Status Register)  
RXRDY (Receive Data Time-out)  
RXRDY (Received Data Ready)  
TXRDY (Transmit Ready)  
MSR (Modem Status Register)  
RXRDY (Received Xoff or Special character)  
CTS#, RTS# change of state  
None (default) or wake-up indicator  
ISR[0]: Interrupt Status  
Logic 0 = An interrupt is pending and the ISR contents may be used as a pointer to the appropriate interrupt  
service routine.  
Logic 1 = No interrupt pending (default condition) or the device has come out of sleep mode.  
ISR[3:1]: Interrupt Status  
These bits indicate the source for a pending interrupt at interrupt priority levels 1, 2, 3 and 4 (See Interrupt  
Source Table 9).  
ISR[5:4]: Interrupt Status  
These bits are enabled when EFR bit-4 is set to a logic 1. ISR bit-4 indicates that the receiver detected a data  
match of the Xoff character(s). Note that once set to a logic 1, the ISR bit-4 will stay a logic 1 until a Xon  
character is received. ISR bit-5 indicates that CTS# or RTS# has changed state.  
ISR[7:6]: FIFO Enable Status  
These bits are set to a logic 0 when the FIFOs are disabled. They are set to a logic 1 when the FIFOs are  
enabled.  
4.5  
FIFO Control Register (FCR) - Write-Only  
This register is used to enable the FIFOs, clear the FIFOs, set the transmit/receive FIFO trigger levels, and  
select the DMA mode. The DMA, and FIFO modes are defined as follows:  
FCR[0]: TX and RX FIFO Enable  
Logic 0 = Disable the transmit and receive FIFO (default).  
Logic 1 = Enable the transmit and receive FIFOs. This bit must be set to logic 1 when other FCR bits are  
written or they will not be programmed.  
FCR[1]: RX FIFO Reset  
This bit is only active when FCR bit-0 is a ‘1’.  
Logic 0 = No receive FIFO reset (default).  
Logic 1 = Reset the receive FIFO pointers and FIFO level counter logic (the receive shift register is not  
cleared or altered). This bit will return to a logic 0 after resetting the FIFO.  
28  
 复制成功!