欢迎访问ic37.com |
会员登录 免费注册
发布采购

DM9010BI 参数 Datasheet PDF下载

DM9010BI图片预览
型号: DM9010BI
PDF下载: 下载PDF文件 查看货源
内容描述: 工业温度10/100 Mbps的单芯片以太网控制器,带有通用处理器接口 [Industrial-temperature 10/100 Mbps Single Chip Ethernet Controller With General Processor Interface]
分类和应用: 控制器以太网局域网(LAN)标准
文件页数/大小: 60 页 / 448 K
品牌: DAVICOM [ DAVICOM SEMICONDUCTOR, INC. ]
 浏览型号DM9010BI的Datasheet PDF文件第20页浏览型号DM9010BI的Datasheet PDF文件第21页浏览型号DM9010BI的Datasheet PDF文件第22页浏览型号DM9010BI的Datasheet PDF文件第23页浏览型号DM9010BI的Datasheet PDF文件第25页浏览型号DM9010BI的Datasheet PDF文件第26页浏览型号DM9010BI的Datasheet PDF文件第27页浏览型号DM9010BI的Datasheet PDF文件第28页  
DM9010BI  
Industrial-temperature Single Chip Ethernet Controller with General Processor Interface  
6
5
ETS2  
ETS1  
HPS0,RO Early Transmit Status II (under run)  
HPS0,RO Early Transmit Status I (under run)  
4~2  
1~0  
RESERVED  
ETT  
000,RO  
HPS0,RW Early Transmit Threshold  
Start transmit when data write to TX FIFO reach the byte-count threshold  
Reserved  
Bit-1 bit-0  
----- ----  
threshold  
-------------  
0
0
1
1
0
1
0
1
: 12.5%  
: 25%  
: 50%  
: 75%  
6.29 Transmit Check Sum Control Register (31H)  
Bit  
7~3  
2
1
0
Name  
RESERVED  
UDPCSE  
TCPCSE  
IPCSE  
Default  
0,RO  
Description  
Reserved  
HPS0,RW UDP Checksum Generation Enable  
HPS0,RW TCP Checksum Generation Enable  
HPS0,RW IP Checksum Generation Enable  
6.30 Receive Check Sum Control Status Register (32H)  
Bit  
Name  
Default  
Description  
7
UDPS  
HPS0,RO UDP Checksum Status  
0: checksum OK, if UDP packet  
HPS0,RO TCP Checksum Status  
0: checksum OK, if TCP packet  
HPS0,RO IP Checksum Status  
0: checksum OK, if IP packet  
6
5
TCPS  
IPS  
4
3
2
1
UDPP  
TCPP  
IPP  
HPS0,RO UDP Packet  
HPS0,RO TCP Packet  
HPS0,RO IP Packet  
RCSEN  
HPS0,R Receive Checksum Checking Enable  
When set, the checksum status will store in packet first byte of status header.  
HPS0,R Discard Checksum Error Packet  
When set, if IP/TCP/UDP checksum field is error, this packet will be discarded.  
W
0
DCSE  
W
6.31 External PHYceiver Address Register (33H)  
Bit  
Name  
Default  
Description  
7
ADR_EN  
HPS0,R External PHY Address Enabled  
W
When set in external MII mode, the external PHYceiver address is defined at bit  
4~0.  
6~5  
4~0  
Reserved  
EPHYADR  
HPS0,RO Reserved  
HPS01,R External PHY Address Bit 4~0  
W
The PHY address in external MII mode.  
Preliminary  
24  
Version: DM9010BI--DS-P01  
January 12, 2010  
 复制成功!