CY8C24x23A Final Data Sheet
3. Electrical Specifications
Table 3-34. 2.7V AC External Clock Specifications
Symbol
Description
Min
0.093
Typ
Max
12.3
Units
MHz
Notes
Frequency with CPU Clock divide by 1a
FOSCEXT
–
–
Frequency with CPU Clock divide by 2 or greaterb
High Period with CPU Clock divide by 1
Low Period with CPU Clock divide by 1
Power Up IMO to Switch
FOSCEXT
0.186
12.3
MHz
–
–
–
41.7
41.7
150
–
–
–
5300
ns
ns
µs
–
–
a. Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.
b. If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty per-
cent duty cycle requirement is met.
3.4.7
AC Programming Specifications
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40°C ≤ TA ≤ 85°C, 3.0V to 3.6V and -40°C ≤ TA ≤ 85°C, or 2.4V to 3.0V and -40°C ≤ TA ≤ 85°C, respectively. Typical parameters
apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only.
Table 3-35. AC Programming Specifications
Symbol
Description
Min
Typ
Max
Units
ns
Notes
TRSCLK
Rise Time of SCLK
Fall Time of SCLK
1
–
20
20
–
TFSCLK
TSSCLK
THSCLK
FSCLK
1
–
ns
Data Set up Time to Falling Edge of SCLK
Data Hold Time from Falling Edge of SCLK
Frequency of SCLK
40
40
0
–
ns
–
–
ns
–
8
MHz
ms
ms
ns
TERASEB Flash Erase Time (Block)
–
20
20
–
–
TWRITE
TDSCLK
Flash Block Write Time
–
–
Data Out Delay from Falling Edge of SCLK
–
45
50
70
Vdd > 3.6
TDSCLK3 Data Out Delay from Falling Edge of SCLK
TDSCLK2 Data Out Delay from Falling Edge of SCLK
–
–
ns
3.0 ≤ Vdd ≤ 3.6
2.4 ≤ Vdd ≤ 3.0
–
–
ns
September 8, 2004
Document No. 38-12028 Rev. *B
38