欢迎访问ic37.com |
会员登录 免费注册
发布采购

AN2131QC 参数 Datasheet PDF下载

AN2131QC图片预览
型号: AN2131QC
PDF下载: 下载PDF文件 查看货源
内容描述: 在EZ - USBTM集成电路 [The EZ-USBTM Integrated Circuit]
分类和应用:
文件页数/大小: 334 页 / 1468 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号AN2131QC的Datasheet PDF文件第206页浏览型号AN2131QC的Datasheet PDF文件第207页浏览型号AN2131QC的Datasheet PDF文件第208页浏览型号AN2131QC的Datasheet PDF文件第209页浏览型号AN2131QC的Datasheet PDF文件第211页浏览型号AN2131QC的Datasheet PDF文件第212页浏览型号AN2131QC的Datasheet PDF文件第213页浏览型号AN2131QC的Datasheet PDF文件第214页  
Bit 5:  
LASTRD  
Last Data Read  
To read data over the I2C bus, an I2C master floats the SDA line and issues clock pulses on  
the SCL line. After every eight bits, the master drives SDA low for one clock to indicate  
ACK. To signal the last byte of the read transfer, the master floats SDA at ACK time to  
instruct the slave to stop sending. This is controlled by the 8051 by setting LastRD=1  
before reading the last byte of a read transfer. The I2C controller clears the LastRD bit at  
the end of the transfer (at ACK time).  
Note  
Setting LastRD does not automatically generate a STOP condition. The 8051 should  
also set the STOP bit at the end of a read transfer.  
Bit 4-3:  
ID1,ID0  
Boot EEPROM ID  
These bits are set by the boot loader to indicate whether an 8-bit address or 16-bit address  
EEPROM at slave address 000 or 001 was detected at power-on. Normally, they are used  
for debug purposes only.  
Bit 2:  
BERR  
Bus Error  
This bit indicates an I2C bus error. BERR=1 indicates that there was bus contention,  
which results when an outside device drives the bus LO when it shouldn’t, or when  
another bus master wins arbitration, taking control of the bus. BERR is cleared when  
8051 reads or writes the IDATA register.  
Bit 1:  
ACK  
Acknowledge bit  
Every ninth SCL or a write transfer the slave indicates reception of the byte by asserting  
ACK. The EZ-USB controller floats SDA during this time, samples the SDA line, and  
updates the ACK bit with the complement of the detected value. ACK=1 indicates  
acknowledge, and ACK=0 indicates not-acknowledge. The EZ-USB core updates the  
ACK bit at the same time it sets DONE=1. The ACK bit should be ignored for read trans-  
fers on the bus.  
EZ-USB TRM v1.9  
Chapter 12. EZ-USB Registers  
Page 12-17  
 复制成功!