欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2000P-CZZR 参数 Datasheet PDF下载

CS2000P-CZZR图片预览
型号: CS2000P-CZZR
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频时钟合成器与时钟乘法器 [Fractional-N Clock Synthesizer & Clock Multiplier]
分类和应用: 时钟
文件页数/大小: 30 页 / 568 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2000P-CZZR的Datasheet PDF文件第18页浏览型号CS2000P-CZZR的Datasheet PDF文件第19页浏览型号CS2000P-CZZR的Datasheet PDF文件第20页浏览型号CS2000P-CZZR的Datasheet PDF文件第21页浏览型号CS2000P-CZZR的Datasheet PDF文件第23页浏览型号CS2000P-CZZR的Datasheet PDF文件第24页浏览型号CS2000P-CZZR的Datasheet PDF文件第25页浏览型号CS2000P-CZZR的Datasheet PDF文件第26页  
CS2000-OTP  
5.8.2  
PLL Unlock Conditions  
Certain changes to the clock inputs and mode pins can cause the PLL to lose lock which will affect the  
presence of a clock signal on CLK_OUT. The following outlines which conditions cause the PLL to go un-  
locked:  
Any change in the state of the M1 and M0 pins will cause the PLL to temporarily lose lock as the new  
setting takes affect.  
Changes made to the state of the M2 when the M2Config[2:0] global parameter is set to 011, 100, 101,  
or 110 can cause the PLL to temporarily lose lock as the new setting takes affect.  
Any discontinuities on the Timing Reference Clock, REF_CLK.  
Discontinuities on the Frequency Reference Clock, CLK_IN, except when the Clock Skipping feature  
is enabled and the requirements of Clock Skipping are satisfied (see “CLK_IN Skipping Mode” on  
page 11).  
Gradual changes in CLK_IN frequency greater than ±30% from the starting frequency.  
Step changes in CLK_IN frequency.  
22  
DS758PP1  
 复制成功!