欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2000P-CZZR 参数 Datasheet PDF下载

CS2000P-CZZR图片预览
型号: CS2000P-CZZR
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频时钟合成器与时钟乘法器 [Fractional-N Clock Synthesizer & Clock Multiplier]
分类和应用: 时钟
文件页数/大小: 30 页 / 568 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2000P-CZZR的Datasheet PDF文件第21页浏览型号CS2000P-CZZR的Datasheet PDF文件第22页浏览型号CS2000P-CZZR的Datasheet PDF文件第23页浏览型号CS2000P-CZZR的Datasheet PDF文件第24页浏览型号CS2000P-CZZR的Datasheet PDF文件第26页浏览型号CS2000P-CZZR的Datasheet PDF文件第27页浏览型号CS2000P-CZZR的Datasheet PDF文件第28页浏览型号CS2000P-CZZR的Datasheet PDF文件第29页  
CS2000-OTP  
6.3  
Global Configuration Parameters  
6.3.1  
Clock Skip Enable (ClkSkipEn)  
This parameter enables clock skipping mode for the PLL and allows the PLL to maintain lock even when  
the CLK_IN has missing pulses.  
ClkSkipEn  
PLL Clock Skipping Mode  
Disabled.  
0
1
Enabled.  
Application:  
“CLK_IN Skipping Mode” on page 11  
Note:  
f
must be < 80 kHz to use this feature.  
CLK_IN  
6.3.2  
AUX PLL Lock Output Configuration (AuxLockCfg)  
When the AUX_OUT pin is configured as a lock indicator (AuxOutSrc[1:0] modal parameter = ‘11’), this  
global parameter configures the AUX_OUT driver to either push-pull or open drain. It also determines the  
polarity of the lock signal. If AUX_OUT is configured as a clock output, the state of this parameter is dis-  
regarded.  
AuxLockCfg  
AUX_OUT Driver Configuration  
0
Push-Pull, Active High (output ‘high’ for unlocked condition, ‘low’ for locked condition).  
Open Drain, Active Low (output ‘low’ for unlocked condition, high-Z for locked condition).  
“Auxiliary Output” on page 19  
1
Application:  
Note: AUX_OUT is an unlock indicator, signalling an error condition when the PLL is unlocked. There-  
fore, the pin polarity is defined relative to the unlock condition.  
6.3.3  
Reference Clock Input Divider (RefClkDiv[1:0])  
Selects the input divider for the timing reference clock.  
RefClkDiv[1:0]  
Reference Clock Input Divider  
REF_CLK Frequency Range  
32 MHz to 75 MHz (50 MHz with XTI)  
16 MHz to 37.5 MHz  
00  
÷ 4.  
01  
÷ 2.  
10  
÷ 1.  
8 MHz to 18.75 MHz  
11  
Reserved.  
Application:  
“Internal Timing Reference Clock Divider” on page 10  
6.3.4  
Enable PLL Clock Output on Unlock (ClkOutUnl)  
Defines the state of the PLL output during the PLL unlock condition.  
ClkOutUnl  
Clock Output Enable Status  
0
Clock outputs are driven ‘low’ when PLL is unlocked.  
Clock outputs are always enabled (results in unpredictable output when PLL is unlocked).  
“PLL Clock Output” on page 19  
1
Application:  
DS758PP1  
25  
 复制成功!