欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560 参数 Datasheet PDF下载

ATMEGA2560图片预览
型号: ATMEGA2560
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与256K字节的系统内可编程闪存 [8- BIT Microcontroller with 256K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 407 页 / 2985 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560的Datasheet PDF文件第78页浏览型号ATMEGA2560的Datasheet PDF文件第79页浏览型号ATMEGA2560的Datasheet PDF文件第80页浏览型号ATMEGA2560的Datasheet PDF文件第81页浏览型号ATMEGA2560的Datasheet PDF文件第83页浏览型号ATMEGA2560的Datasheet PDF文件第84页浏览型号ATMEGA2560的Datasheet PDF文件第85页浏览型号ATMEGA2560的Datasheet PDF文件第86页  
Note that enabling the alternate function of some of the port pins does not affect the use  
of the other pins in the port as general digital I/O.  
Ports as General Digital  
I/O  
The ports are bi-directional I/O ports with optional internal pull-ups. Figure 34 shows a  
functional description of one I/O-port pin, here generically called Pxn.  
Figure 34. General Digital I/O(1)  
PUD  
Q
D
DDxn  
Q CLR  
WDx  
RDx  
RESET  
1
0
Q
D
Pxn  
PORTxn  
Q CLR  
RESET  
WPx  
WRx  
SLEEP  
RRx  
SYNCHRONIZER  
RPx  
D
Q
D
L
Q
Q
PINxn  
Q
clk I/O  
WDx:  
RDx:  
WRx:  
RRx:  
RPx:  
WPx:  
WRITE DDRx  
READ DDRx  
WRITE PORTx  
PUD:  
SLEEP:  
clkI/O  
PULLUP DISABLE  
SLEEP CONTROL  
I/O CLOCK  
:
READ PORTx REGISTER  
READ PORTx PIN  
WRITE PINx REGISTER  
Note:  
1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port.  
clkI/O, SLEEP, and PUD are common to all ports.  
Configuring the Pin  
Each port pin consists of three register bits: DDxn, PORTxn, and PINxn. As shown in  
“Register Description for I/O-Ports” on page 112, the DDxn bits are accessed at the  
DDRx I/O address, the PORTxn bits at the PORTx I/O address, and the PINxn bits at  
the PINx I/O address.  
The DDxn bit in the DDRx Register selects the direction of this pin. If DDxn is written  
logic one, Pxn is configured as an output pin. If DDxn is written logic zero, Pxn is config-  
ured as an input pin.  
If PORTxn is written logic one when the pin is configured as an input pin, the pull-up  
resistor is activated. To switch the pull-up resistor off, PORTxn has to be written logic  
zero or the pin has to be configured as an output pin. The port pins are tri-stated when  
reset condition becomes active, even if no clocks are running.  
If PORTxn is written logic one when the pin is configured as an output pin, the port pin is  
driven high (one). If PORTxn is written logic zero when the pin is configured as an out-  
put pin, the port pin is driven low (zero).  
82  
ATmega640/1280/1281/2560/2561  
2549A–AVR–03/05  
 复制成功!