欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560 参数 Datasheet PDF下载

ATMEGA2560图片预览
型号: ATMEGA2560
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与256K字节的系统内可编程闪存 [8- BIT Microcontroller with 256K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 407 页 / 2985 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560的Datasheet PDF文件第77页浏览型号ATMEGA2560的Datasheet PDF文件第78页浏览型号ATMEGA2560的Datasheet PDF文件第79页浏览型号ATMEGA2560的Datasheet PDF文件第80页浏览型号ATMEGA2560的Datasheet PDF文件第82页浏览型号ATMEGA2560的Datasheet PDF文件第83页浏览型号ATMEGA2560的Datasheet PDF文件第84页浏览型号ATMEGA2560的Datasheet PDF文件第85页  
ATmega640/1280/1281/2560/2561  
I/O-Ports  
Introduction  
All AVR ports have true Read-Modify-Write functionality when used as general digital  
I/O ports. This means that the direction of one port pin can be changed without uninten-  
tionally changing the direction of any other pin with the SBI and CBI instructions. The  
same applies when changing drive value (if configured as output) or enabling/disabling  
of pull-up resistors (if configured as input). Each output buffer has symmetrical drive  
characteristics with both high sink and source capability. The pin driver is strong enough  
to drive LED displays directly. All port pins have individually selectable pull-up resistors  
with a supply-voltage invariant resistance. All I/O pins have protection diodes to both  
V
CC and Ground as indicated in Figure 33. Refer to “Electrical Characteristics” on page  
367 for a complete list of parameters.  
Figure 33. I/O Pin Equivalent Schematic  
Rpu  
Pxn  
Logic  
Cpin  
See Figure  
"General Digital I/O" for  
Details  
All registers and bit references in this section are written in general form. A lower case  
“x” represents the numbering letter for the port, and a lower case “n” represents the bit  
number. However, when using the register or bit defines in a program, the precise form  
must be used. For example, PORTB3 for bit no. 3 in Port B, here documented generally  
as PORTxn. The physical I/O Registers and bit locations are listed in “Register Descrip-  
tion for I/O-Ports” on page 112.  
Three I/O memory address locations are allocated for each port, one each for the Data  
Register – PORTx, Data Direction Register – DDRx, and the Port Input Pins – PINx. The  
Port Input Pins I/O location is read only, while the Data Register and the Data Direction  
Register are read/write. However, writing a logic one to a bit in the PINx Register, will  
result in a toggle in the corresponding bit in the Data Register. In addition, the Pull-up  
Disable – PUD bit in MCUCR disables the pull-up function for all pins in all ports when  
set.  
Using the I/O port as General Digital I/O is described in “Ports as General Digital I/O” on  
page 82. Most port pins are multiplexed with alternate functions for the peripheral fea-  
tures on the device. How each alternate function interferes with the port pin is described  
in “Alternate Port Functions” on page 86. Refer to the individual module sections for a  
full description of the alternate functions.  
81  
2549A–AVR–03/05  
 复制成功!