欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第215页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第216页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第217页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第218页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第220页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第221页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第222页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第223页  
ATmega8U2/16U2/32U2  
21.18.15 UEINTX – USB Endpoint Interrupt Register  
Bit  
7
FIFOCON  
R/W  
6
NAKINI  
R/W  
0
5
RWAL  
R/W  
0
4
NAKOUTI  
R/W  
3
RXSTPI  
R/W  
0
2
RXOUTI  
R/W  
0
1
STALLEDI  
R/W  
0
TXINI  
R/W  
0
(0xE8)  
UEINTX  
Read/Write  
Initial Value  
0
0
0
• Bit 7 – FIFOCON: FIFO Control Bit  
This bit can only be written to zero by software. Writing this bit to one has no effect. The behav-  
ior of this bit depends on the direction of the selected endpoint.  
• For OUT or CONTROL Endpoints:  
This flag is set by the USB controller when a new OUT message is stored in the current bank. In  
this situation RXOUT or RXSTP flags are also updated at the same time. Writing this bit to zero  
frees the current bank and switches to the next bank.  
• For IN Endpoints:  
This flag is set by the USB controller when the current bank is free and can be loaded with new  
data bytes. In this situation TXIN flag is also updated at the same time. Writing this bit to zero  
sends the FIFO content and to switch the next bank.  
• Bit 6 – NAKINI: NAK IN Received Interrupt Flag  
This flag is set when a NAK handshake has been sent in response to a IN request from the host.  
This NAKINI flag can generate a “USB endpoint interrupt” if NAKINE bit is set. Writing this bit to  
zero acknowledges the interrupt source (USB clocks must be enabled before). Writing this bit to  
one has no effect.  
• Bit 5 – RWAL: Read/Write Allowed Flag  
This flag is set by the USB controller and is relevant for all endpoint types except control end-  
point. For an IN endpoint, this flag is set when the current bank is not full i.e. the firmware can  
push at least one more byte into the FIFO (UPDATx register). For an OUT endpoint, this flag is  
set when the current bank is not empty i.e. the firmware can read from the FIFO (UPDATx regis-  
ter). When the STALLRQ bit is set or one of the endpoint error is set, this flag can not be set.  
• Bit 4 – NAKOUTI: NAK OUT Received Interrupt Flag  
This flag is set by the USB controller when a NAK handshake has been sent in response of a  
OUT request from the host. This NAKOUTI flag can generate a “USB endpoint interrupt” if  
NAKOUTE bit is set. Writing this bit to zero acknowledges the interrupt source (USB clocks must  
be enabled before). Writing this bit to one has no effect.  
• Bit 3 – RXSTPI: Received SETUP Interrupt Flag  
This flag is set by the USB controller when a new valid (error free) SETUP packet has been  
received from the host. This RXSTPI flag can generate a “USB endpoint interrupt” if RXSTPE bit  
is set. Writing this bit to zero acknowledges the interrupt source (USB clocks must be enabled  
before). Writing this bit to one has no effect.  
• Bit 2 – RXOUTI / KILLBK: Received OUT Data Interrupt Flag  
Depending on the direction of the endpoint, this bit has two functions:  
• Endpoint OUT direction (RXOUTI flag):  
219  
7799D–AVR–11/10  
 复制成功!