欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第216页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第217页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第218页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第219页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第221页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第222页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第223页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第224页  
ATmega8U2/16U2/32U2  
This flag is set by the USB controller when the current bank contains a new packet. This  
RXOUTI flag can generate a “USB endpoint interrupt” if RXOUTE bit is set. Writing this bit to  
zero acknowledges the interrupt source (USB clocks must be enabled before). Writing this bit to  
one has no effect for an OUT endpoint.  
• Endpoint IN direction (KILLBK bit)  
Writing this bit to one kills the last loaded bank. This sequence can be used to cancelled a previ-  
ously loaded endpoint. Clearing by software has no effect. See page 206 for more details on the  
Abort.  
• Bit 1 – STALLEDI: STALLEDI Interrupt Flag  
This flag is set by the USB controller when STALL handshake has been sent, or when a CRC  
error has been detected for an isochronous OUT endpoint. This STALLEDI flag can generate a  
“USB endpoint interrupt” if STALLEDE bit is set. Writing this bit to zero acknowledges the inter-  
rupt source (USB clocks must be enabled before). Writing this bit to one has no effect.  
• Bit 0 – TXINI: Transmitter Ready Interrupt Flag  
This flag is set by the USB controller when the current bank is free and can be filled. This TXINI  
flag can generate a “USB endpoint interrupt” if TXINE bit is set. Writing this bit to zero acknowl-  
edges the interrupt source (USB clocks must be enabled before). Writing this bit to one has no  
effect.  
21.18.16 UEIENX – USB Endpoint Interrupt Enable Register  
Bit  
(0xF0)  
7
6
5
4
NAKOUTE  
R/W  
3
RXSTPE  
R/W  
2
1
0
TXINE  
R/W  
0
FLERRE  
NAKINE  
-
RXOUTE STALLEDE  
UEIENX  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R
0
R/W  
0
R/W  
0
0
0
• Bit 7 – FLERRE: Flow Error Interrupt Enable Flag  
Writing this bit to one enables interrupt on OVERFI or UNDERFI flags. An overflow or underflow  
interrupt will be generated only if the FLERRE bit is set to one, the Global Interrupt Flag in SREG  
is written to one, and the OVERFI or UNDERFI flags are set.  
• Bit 6 – NAKINE: NAK IN Interrupt Enable Bit  
Writing this bit to one enables interrupt on NAKINI flag. A NAK IN interrupt will be generated only  
if the NAKINE bit is set to one, the Global Interrupt Flag in SREG is written to one, and the  
NAKINI is set.  
• Bit 5 – Res: Reserved  
This bit is reserved and will always read as zero.  
• Bit 4 – NAKOUTE: NAK OUT Interrupt Enable Bit  
Writing this bit to one enables interrupt on NAKOUTI flag. A NAKOUT interrupt will be generated  
only if the NAKOUTE bit is set to one, the Global Interrupt Flag in SREG is written to one, and  
the NAKOUTI is set.  
220  
7799D–AVR–11/10  
 复制成功!