欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第213页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第214页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第215页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第216页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第218页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第219页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第220页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第221页  
ATmega8U2/16U2/32U2  
21.18.13 UESTA0X – USB Endpoint Status 0 Register  
Bit  
7
6
OVERFI  
R/W  
0
5
UNDERFI  
R/W  
4
-
3
2
1
0
(0xEE)  
CFGOK  
DTSEQ1:0  
NBUSYBK1:0  
UESTA0X  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
R
0
0
• Bit 7 – CFGOK: Configuration Status Flag  
This flag bit is set by hardware when the selected endpoint size parameter (EPSIZE) and num-  
ber of banks (EPBK) are correct compared to the max FIFO capacity. This bit is updated when  
the bit ALLOC is set, if the USB controller can not allocate the correct amount of memory for the  
selected endpoint, this flag bit will be cleared.  
If this bit is cleared, the user should reprogram the UECFG1X register with correct EPSIZE and  
EPBK values.  
• Bit 6 – OVERFI: Overflow Error Interrupt Flag  
This flag is set when an overflow error occurs for an isochronous endpoint.This OVERFI flag can  
generate a “USB endpoint interrupt” if FLERRE bit is set. Writing this bit to zero acknowledges  
the interrupt source (USB clocks must be enabled before). Writing this bit to one has no effect.  
See “Isochronous mode” on page 207 for more details.  
• Bit 5 – UNDERFI: Underflow Error Interrupt Flag  
This flag is set when an underflow error occurs for an isochronous endpoint.This UNDERFI flag  
can generate a “USB endpoint interrupt” if FLERRE bit is set. Writing this bit to zero acknowl-  
edges the interrupt source (USB clocks must be enabled before). Writing this bit to one has no  
effect.  
See “Isochronous mode” on page 207 for more details.  
• Bit 4 – Res: Reserved  
This bit is reserved and will always read as zero.  
• Bit 3:2 – DTSEQ[1:0]: Data Toggle Sequencing Flag  
These flags are set by hardware to indicate the PID data of the current bank as shown in Table  
21-5.  
For OUT transfer, this value indicates the last data toggle received on the current bank. For IN  
transfer, it indicates the Toggle that will be used for the next packet to be sent. This is not rela-  
tive to the current bank.  
Table 21-5.  
DTSEQ[1:0] Bits Settings  
DTSEQ1  
DTSEQ1  
PID DATA  
DATA0  
0
0
1
1
0
1
0
1
DATA1  
Reserved.  
217  
7799D–AVR–11/10  
 复制成功!