欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第210页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第211页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第212页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第213页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第215页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第216页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第217页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第218页  
ATmega8U2/16U2/32U2  
21.18.8 UENUM – USB Endpoint Number Register  
Bit  
7
-
6
-
5
-
4
-
3
-
2
1
0
(0xE9)  
EPNUM[2:0]  
UENUM  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
R/W  
0
R/W  
0
R/W  
0
• Bits 7:3 – Res: Reserved  
These bits are reserved and will always read as zero.  
• Bits 2:0 – EPNUM[2:0] Endpoint Number Bits  
Writing these bits allows to select the hardware endpoint number that can be accessed by the  
CPU interface. This register select the target endpoint number for UECONEX, UECFG0X,  
UECFG1X, UESTA0X, UESTA1X, UEINTX, UEIENX, UEDATX, UEBCLX registers. See “End-  
point selection” on page 198 for more details.  
21.18.9 UERST – USB Endpoint Reset Register  
Bit  
(0xEA)  
7
6
5
-
4
3
2
1
0
-
-
EPRST D4 EPRST D3 EPRST D2 EPRST D1 EPRST D0  
UERST  
Read/Write  
Initial Value  
R
0
R
0
R
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
• Bits 7:5 – Res: Reserved  
These bits are reserved and will always read as zero.  
• Bits 4:0 – EPRST[4:0]: Endpoint FIFO Reset Bits  
Writing this bit to one keeps the selected endpoint (UENUM register value) under reset state.  
selected. Writing this bit to zero completes the endpoint reset operation and makes the endpoint  
usable. See “Endpoint reset” on page 197 for more information.  
21.18.10 UECONX – USB Endpoint Control Register  
Bit  
(0xEB)  
7
6
5
4
3
RSTDT  
R/W  
0
2
-
1
-
0
EPEN  
R/W  
0
-
-
STALLRQ STALLRQC  
UECONX  
Read/Write  
Initial Value  
R
0
R
0
R/W  
0
R/W  
0
R
0
R
0
• Bits 7:6 – Res: Reserved  
These bits are reserved and will always read as zero.  
• Bit 5 – STALLRQ: STALL Request Handshake Bit  
Writing this bit to one allows the USB controller to generate a STALL answer for the next SETUP  
transaction received. This bit is cleared by hardware when the STALL handshake is sent or  
when a new SETUP token is received. Writing this bit to zero has no effect. The STALL hand-  
shake can be abort using STALLRQC bit.  
See “STALL request” on page 201 for more details.  
214  
7799D–AVR–11/10  
 复制成功!