欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA169PV 参数 Datasheet PDF下载

ATMEGA169PV图片预览
型号: ATMEGA169PV
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有16K字节的系统内可编程闪存 [Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 390 页 / 3485 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA169PV的Datasheet PDF文件第153页浏览型号ATMEGA169PV的Datasheet PDF文件第154页浏览型号ATMEGA169PV的Datasheet PDF文件第155页浏览型号ATMEGA169PV的Datasheet PDF文件第156页浏览型号ATMEGA169PV的Datasheet PDF文件第158页浏览型号ATMEGA169PV的Datasheet PDF文件第159页浏览型号ATMEGA169PV的Datasheet PDF文件第160页浏览型号ATMEGA169PV的Datasheet PDF文件第161页  
ATmega169P  
of a 32 kHz crystal. Writing to EXCLK should be done before asynchronous operation is  
selected. Note that the crystal Oscillator will only run when this bit is zero.  
• Bit 3 – AS2: Asynchronous Timer/Counter2  
When AS2 is written to zero, Timer/Counter2 is clocked from the I/O clock, clkI/O. When AS2 is  
written to one, Timer/Counter2 is clocked from a crystal Oscillator connected to the Timer Oscil-  
lator 1 (TOSC1) pin. When the value of AS2 is changed, the contents of TCNT2, OCR2A, and  
TCCR2A might be corrupted.  
• Bit 2 – TCN2UB: Timer/Counter2 Update Busy  
When Timer/Counter2 operates asynchronously and TCNT2 is written, this bit becomes set.  
When TCNT2 has been updated from the temporary storage register, this bit is cleared by hard-  
ware. A logical zero in this bit indicates that TCNT2 is ready to be updated with a new value.  
• Bit 1 – OCR2UB: Output Compare Register2 Update Busy  
When Timer/Counter2 operates asynchronously and OCR2A is written, this bit becomes set.  
When OCR2A has been updated from the temporary storage register, this bit is cleared by hard-  
ware. A logical zero in this bit indicates that OCR2A is ready to be updated with a new value.  
• Bit 0 – TCR2UB: Timer/Counter Control Register2 Update Busy  
When Timer/Counter2 operates asynchronously and TCCR2A is written, this bit becomes set.  
When TCCR2A has been updated from the temporary storage register, this bit is cleared by  
hardware. A logical zero in this bit indicates that TCCR2A is ready to be updated with a new  
value.  
If a write is performed to any of the three Timer/Counter2 Registers while its update busy flag is  
set, the updated value might get corrupted and cause an unintentional interrupt to occur.  
The mechanisms for reading TCNT2, OCR2A, and TCCR2A are different. When reading  
TCNT2, the actual timer value is read. When reading OCR2A or TCCR2A, the value in the tem-  
porary storage register is read.  
16.10.7 GTCCR – General Timer/Counter Control Register  
Bit  
0x23 (0x43)  
7
6
5
4
3
2
1
PSR2  
R/W  
0
0
PSR10  
R/W  
0
TSM  
GTCCR  
Read/Write  
Initial Value  
R/W  
0
R
0
R
0
R
0
R
0
R
0
• Bit 1 – PSR2: Prescaler Reset Timer/Counter2  
When this bit is one, the Timer/Counter2 prescaler will be reset. This bit is normally cleared  
immediately by hardware. If the bit is written when Timer/Counter2 is operating in asynchronous  
mode, the bit will remain one until the prescaler has been reset. The bit will not be cleared by  
hardware if the TSM bit is set. Refer to the description of the ”Bit 7 – TSM: Timer/Counter Syn-  
chronization Mode” on page 137 for a description of the Timer/Counter Synchronization mode.  
157  
8018A–AVR–03/06  
 复制成功!