欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第290页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第291页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第292页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第293页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第295页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第296页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第297页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第298页  
• Bit 6 – ADSC: ADC Start Conversion  
In Single Conversion mode, write this bit to one to start each conversion. In Free Running mode,  
write this bit to one to start the first conversion. The first conversion after ADSC has been written  
after the ADC has been enabled, or if ADSC is written at the same time as the ADC is enabled,  
will take 25 ADC clock cycles instead of the normal 13. This first conversion performs initializa-  
tion of the ADC.  
ADSC will read as one as long as a conversion is in progress. When the conversion is complete,  
it returns to zero. Writing zero to this bit has no effect.  
• Bit 5 – ADATE: ADC Auto Trigger Enable  
When this bit is written to one, Auto Triggering of the ADC is enabled. The ADC will start a con-  
version on a positive edge of the selected trigger signal. The trigger source is selected by setting  
the ADC Trigger Select bits, ADTS in ADCSRB.  
• Bit 4 – ADIF: ADC Interrupt Flag  
This bit is set when an ADC conversion completes and the Data Registers are updated. The  
ADC Conversion Complete Interrupt is executed if the ADIE bit and the I-bit in SREG are set.  
ADIF is cleared by hardware when executing the corresponding interrupt handling vector. Alter-  
natively, ADIF is cleared by writing a logical one to the flag. Beware that if doing a Read-Modify-  
Write on ADCSRA, a pending interrupt can be disabled. This also applies if the SBI and CBI  
instructions are used.  
• Bit 3 – ADIE: ADC Interrupt Enable  
When this bit is written to one and the I-bit in SREG is set, the ADC Conversion Complete Inter-  
rupt is activated.  
• Bits 2:0 – ADPS2:0: ADC Prescaler Select Bits  
These bits determine the division factor between the XTAL frequency and the input clock to the  
ADC.  
Table 26-5. ADC Prescaler Selections  
ADPS2  
ADPS1  
ADPS0  
Division Factor  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
2
2
4
8
16  
32  
64  
128  
294  
ATmega640/1280/1281/2560/2561  
2549L–AVR–08/07  
 复制成功!