欢迎访问ic37.com |
会员登录 免费注册
发布采购

A25L080Q4-UFG 参数 Datasheet PDF下载

A25L080Q4-UFG图片预览
型号: A25L080Q4-UFG
PDF下载: 下载PDF文件 查看货源
内容描述: 16Mbit的低电压,串行闪存的100MHz统一4KB扇区 [16Mbit Low Voltage, Serial Flash Memory With 100MHz Uniform 4KB Sectors]
分类和应用: 闪存
文件页数/大小: 43 页 / 681 K
品牌: AMICC [ AMIC TECHNOLOGY ]
 浏览型号A25L080Q4-UFG的Datasheet PDF文件第11页浏览型号A25L080Q4-UFG的Datasheet PDF文件第12页浏览型号A25L080Q4-UFG的Datasheet PDF文件第13页浏览型号A25L080Q4-UFG的Datasheet PDF文件第14页浏览型号A25L080Q4-UFG的Datasheet PDF文件第16页浏览型号A25L080Q4-UFG的Datasheet PDF文件第17页浏览型号A25L080Q4-UFG的Datasheet PDF文件第18页浏览型号A25L080Q4-UFG的Datasheet PDF文件第19页  
A25L016 Series  
Table 5. Protection Modes  
Memory Content  
SRWD  
Bit  
Write Protection of the  
Status Register  
W
Signal  
Mode  
Protected Area1  
Unprotected Area1  
Status Register is Writable (if  
the WREN instruction has set  
the WEL bit).  
The values in the SRWD, BP2,  
BP1, and BP0 bits can be  
changed  
1
0
1
0
0
1
Protected against Page  
Program, Dual Input Fast  
Program, Sector Erase,  
Block Erase, and Chip  
Erase  
Ready to accept Page  
Program, Dual Input Fast  
Program, Sector Erase,  
and Block Erase  
Software  
Protected  
(SPM)  
instructions  
Status Register is Hardware  
write protected.  
The values in the SRWD, BP2,  
BP1, and BP0 bits cannot be  
changed  
Protected against Page  
Program, Dual Input Fast  
Program, Sector Erase,  
Block Erase, and Chip  
Erase  
Ready to accept Page  
Program, Dual Input Fast  
Program, Sector Erase,  
and Block Erase  
Hardware  
Protected  
(HPM)  
0
1
instructions  
Note: 1. As defined by the values in the Block Protect (BP2, BP1, BP0) bits of the Status Register, as shown in Table 1.  
Register are rejected, and are not accepted for execution).  
As a consequence, all the data bytes in the memory area  
that are software protected (SPM) by the Block Protect  
(BP2, BP1, BP0) bits of the Status Register, are also  
hardware protected against data modification.  
The protection features of the device are summarized in Table  
5.  
When the Status Register Write Disable (SRWD) bit of the  
Status Register is 0 (its initial delivery state), it is possible to  
write to the Status Register provided that the Write Enable  
Latch (WEL) bit has previously been set by a Write Enable  
(WREN) instruction, regardless of the whether Write Protect  
Regardless of the order of the two events, the Hardware  
Protected Mode (HPM) can be entered:  
­
by setting the Status Register Write Disable (SRWD) bit  
after driving Write Protect ( ) Low  
(
) is driven High or Low.  
W
W
When the Status Register Write Disable (SRWD) bit of the  
Status Register is set to 1, two cases need to be considered,  
­
or by driving Write Protect (  
) Low after setting the  
W
Status Register Write Disable (SRWD) bit.  
The only way to exit the Hardware Protected Mode (HPM)  
once entered is to pull Write Protect ( ) High.  
depending on the state of Write Protect ( ):  
W
­
If Write Protect ( ) is driven High, it is possible to write  
W
W
to the Status Register provided that the Write Enable  
Latch (WEL) bit has previously been set by a Write  
Enable (WREN) instruction.  
If Write Protect ( ) is permanently tied High, the Hardware  
W
Protected Mode (HPM) can never be activated, and only the  
Software Protected Mode (SPM), using the Block Protect  
(BP2, BP1, BP0) bits of the Status Register, can be used.  
­
If Write Protect (W) is driven Low, it is not possible to  
write to the Status Register even if the Write Enable Latch  
(WEL) bit has previously been set by a Write Enable  
(WREN) instruction. (Attempts to write to the Status  
(March, 2012, Version 2.0)  
14  
AMIC Technology Corp.  
 复制成功!