欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM79C978KC/W 参数 Datasheet PDF下载

AM79C978KC/W图片预览
型号: AM79C978KC/W
PDF下载: 下载PDF文件 查看货源
内容描述: 单芯片1/10 Mbps的PCI家庭网络控制器 [Single-Chip 1/10 Mbps PCI Home Networking Controller]
分类和应用: 控制器PC
文件页数/大小: 261 页 / 3499 K
品牌: AMD [ AMD ]
 浏览型号AM79C978KC/W的Datasheet PDF文件第120页浏览型号AM79C978KC/W的Datasheet PDF文件第121页浏览型号AM79C978KC/W的Datasheet PDF文件第122页浏览型号AM79C978KC/W的Datasheet PDF文件第123页浏览型号AM79C978KC/W的Datasheet PDF文件第125页浏览型号AM79C978KC/W的Datasheet PDF文件第126页浏览型号AM79C978KC/W的Datasheet PDF文件第127页浏览型号AM79C978KC/W的Datasheet PDF文件第128页  
8
MREINTE PHY Management Read Error In-  
terrupt Enable. If MREINTE is  
set, the MREINT bit will be able to  
set the INTR bit.  
When MCCINT is set to 1, INTA  
is asserted if the enable bit MC-  
CINTE is set to 1.  
This bit is always read/write ac-  
cessible. MCCINT is cleared by  
the host by writing a 1. Writing a  
0 has no effect. MCCINT is  
cleared by H_RESET and is not  
affected by S_RESET or setting  
the STOP bit.  
This bit is always read/write ac-  
cessible. MREINTE is set to 0 by  
H_RESET and is not affected by  
S_RESET or setting the STOP bit  
7
MAPINT  
PHY Management Auto-Poll In-  
terrupt. The PHY Auto-Poll inter-  
rupt is set by the Am79C978  
controller to indicate that the cur-  
rently read status does not match  
the stored previous status indi-  
cating a change in state for the in-  
ternal PHY. A change in the Auto-  
Poll Access Method (BCR32, Bit  
11) will reset the shadow register  
and will not cause an interrupt on  
the first access from the Auto-Poll  
section. Subsequent accesses  
will generate an interrupt if the  
shadow register and the read  
register produce differences.  
4
MCCINTE PHY Management Command  
Complete Interrupt Enable. If  
MCCINTE is set to 1, the MC-  
CINT bit will be able to set the  
INTR bit when the host reads or  
writes to the internal PHY Data  
Port (BCR34) only. Internal PHY  
Management Commands will not  
generate an interrupt. For in-  
stance Auto-Poll state machine  
generated management frames  
will not generate an interrupt  
upon completion unless there is a  
compare error which gets report-  
ed through the MAPINT (CSR7,  
bit 6) interrupt or the MCCIINTE  
is set to 1.  
When MAPINT is set to 1, INTA is  
asserted if the enable bit MAP-  
INTE is set to 1.  
This bit is always read/write ac-  
cessible. MCCINTE is set to 0 by  
H_RESET and is not affected by  
S_RESET or setting the STOP  
bit.  
This bit is always read/write ac-  
cessible. MAPINT is cleared by  
the host by writing a 1. Writing a  
0 has no effect. MAPINT is  
cleared by H_RESET and is not  
affected by S_RESET or setting  
the STOP bit.  
3
MCCIINT  
PHY Management Command  
Complete Internal Interrupt. The  
PHY Management Command  
Complete Interrupt is set by the  
Am79C978 controller when a  
read or write operation on the in-  
ternal PHY management port is  
complete from an internal opera-  
tion. Examples of internal opera-  
tions are Auto-Poll or PHY  
Management Port generated  
management frames. These are  
normally hidden to the host.  
6
MAPINTE PHY Auto-Poll Interrupt Enable.  
If MAPINTE is set, the MAPINT  
bit will be able to set the INTR bit.  
This bit is always read/write ac-  
cessible. MAPINTE is set to 0 by  
H_RESET and is not affected by  
S_RESET or setting the STOP  
bit.  
5
MCCINT  
PHY Management Command  
Complete Interrupt. The PHY  
Management Command Com-  
plete Interrupt is set by the  
Am79C978 controller when a  
read or write operation to the in-  
ternal PHY Data Port (BCR34) is  
complete.  
When MCCIINT is set to 1, INTA  
is asserted if the enable bit MC-  
CINTE is set to 1.  
This bit is always read/write ac-  
cessible. MCCIINT is cleared by  
the host by writing a 1. Writing a  
0 has no effect. MCCIINT is  
cleared by H_RESET and is not  
124  
Am79C978  
 复制成功!