S2066
QUAD GIGABIT ETHERNET TRANSCEIVER
Figure 10. Transmitter Timing (REFCLK Mode, TMODE =0)
REFCLK
DINx[0:9]
T1
T2
SERIAL DATA OUT
Table 12. S2066 Transmitter Timing (REFCLK Mode, TMODE = 0)
Parameters
Description
Min
0.5
1.3
Max Units
Conditions
T1
T2
Data Setup w.r.t. REFCLK
Data Hold w.r.t. REFCLK
-
-
ns
ns
See Note 1.
1. All AC measurements are made from the reference voltage level of the clock (1.4V) to the valid input or
output data levels (.8V or 2.0V).
Figure 11. Transmitter Timing (TBC Mode, TMODE = 1)
TBCx
DINx[0:9]
T1
T2
SERIAL DATA OUT
Table 13. S2066 Transmitter Timing (TBC Mode, TMODE = 1)
Parameters
Description
Min
1.0
0.5
Max Units
Conditions
T1
T2
Data Setup w.r.t. TBC
Data Hold w.r.t. TBC
-
-
ns
ns
See Note 1.
1. All AC measurements are made from the reference voltage level of the clock (1.4V) to the valid input or
output data levels (.8V or 2.0V).
20
October 13, 2000 / Revision C