FLEX 10K Embedded Programmable Logic Device Family Data Sheet
Table 35. EAB Timing Macroparameters
Notes (1), (6)
Symbol
Parameter
Conditions
tEABAA
EAB address access delay
tEABRCCOMB
tEABRCREG
tEABWP
EAB asynchronous read cycle time
EAB synchronous read cycle time
EAB write pulse width
tEABWCCOMB
tEABWCREG
tEABDD
EAB asynchronous write cycle time
EAB synchronous write cycle time
EAB data-in to data-out valid delay
tEABDATACO
tEABDATASU
tEABDATAH
tEABWESU
tEABWEH
EAB clock-to-output delay when using output registers
EAB data/address setup time before clock when using input register
EAB data/address hold time after clock when using input register
EAB WEsetup time before clock when using input register
EAB WEhold time after clock when using input register
tEABWDSU
EAB data setup time before falling edge of write pulse when not using input
registers
tEABWDH
tEABWASU
tEABWAH
tEABWO
EAB data hold time after falling edge of write pulse when not using input
registers
EAB address setup time before rising edge of write pulse when not using
input registers
EAB address hold time after falling edge of write pulse when not using input
registers
EAB write enable to data output valid delay
62
Altera Corporation