欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPF10K30RC208-3 参数 Datasheet PDF下载

EPF10K30RC208-3图片预览
型号: EPF10K30RC208-3
PDF下载: 下载PDF文件 查看货源
内容描述: 嵌入式可编程逻辑器件系列 [Embedded Programmable Logic Device Family]
分类和应用: 可编程逻辑器件输入元件LTE时钟
文件页数/大小: 128 页 / 1975 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPF10K30RC208-3的Datasheet PDF文件第58页浏览型号EPF10K30RC208-3的Datasheet PDF文件第59页浏览型号EPF10K30RC208-3的Datasheet PDF文件第60页浏览型号EPF10K30RC208-3的Datasheet PDF文件第61页浏览型号EPF10K30RC208-3的Datasheet PDF文件第63页浏览型号EPF10K30RC208-3的Datasheet PDF文件第64页浏览型号EPF10K30RC208-3的Datasheet PDF文件第65页浏览型号EPF10K30RC208-3的Datasheet PDF文件第66页  
FLEX 10K Embedded Programmable Logic Device Family Data Sheet  
Table 35. EAB Timing Macroparameters  
Notes (1), (6)  
Symbol  
Parameter  
Conditions  
tEABAA  
EAB address access delay  
tEABRCCOMB  
tEABRCREG  
tEABWP  
EAB asynchronous read cycle time  
EAB synchronous read cycle time  
EAB write pulse width  
tEABWCCOMB  
tEABWCREG  
tEABDD  
EAB asynchronous write cycle time  
EAB synchronous write cycle time  
EAB data-in to data-out valid delay  
tEABDATACO  
tEABDATASU  
tEABDATAH  
tEABWESU  
tEABWEH  
EAB clock-to-output delay when using output registers  
EAB data/address setup time before clock when using input register  
EAB data/address hold time after clock when using input register  
EAB WEsetup time before clock when using input register  
EAB WEhold time after clock when using input register  
tEABWDSU  
EAB data setup time before falling edge of write pulse when not using input  
registers  
tEABWDH  
tEABWASU  
tEABWAH  
tEABWO  
EAB data hold time after falling edge of write pulse when not using input  
registers  
EAB address setup time before rising edge of write pulse when not using  
input registers  
EAB address hold time after falling edge of write pulse when not using input  
registers  
EAB write enable to data output valid delay  
62  
Altera Corporation  
 复制成功!