欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPF10K30RC208-3 参数 Datasheet PDF下载

EPF10K30RC208-3图片预览
型号: EPF10K30RC208-3
PDF下载: 下载PDF文件 查看货源
内容描述: 嵌入式可编程逻辑器件系列 [Embedded Programmable Logic Device Family]
分类和应用: 可编程逻辑器件输入元件LTE时钟
文件页数/大小: 128 页 / 1975 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPF10K30RC208-3的Datasheet PDF文件第57页浏览型号EPF10K30RC208-3的Datasheet PDF文件第58页浏览型号EPF10K30RC208-3的Datasheet PDF文件第59页浏览型号EPF10K30RC208-3的Datasheet PDF文件第60页浏览型号EPF10K30RC208-3的Datasheet PDF文件第62页浏览型号EPF10K30RC208-3的Datasheet PDF文件第63页浏览型号EPF10K30RC208-3的Datasheet PDF文件第64页浏览型号EPF10K30RC208-3的Datasheet PDF文件第65页  
FLEX 10K Embedded Programmable Logic Device Family Data Sheet  
Table 34. EAB Timing Microparameters  
Note (1)  
Symbol  
Parameter  
Conditions  
tEABDATA1  
tEABDATA2  
tEABWE1  
tEABWE2  
tEABCLK  
tEABCO  
tEABBYPASS  
tEABSU  
tEABH  
Data or address delay to EAB for combinatorial input  
Data or address delay to EAB for registered input  
Write enable delay to EAB for combinatorial input  
Write enable delay to EAB for registered input  
EAB register clock delay  
EAB register clock-to-output delay  
Bypass register delay  
EAB register setup time before clock  
EAB register hold time after clock  
Address access delay  
tAA  
tWP  
Write pulse width  
tWDSU  
tWDH  
tWASU  
tWAH  
Data setup time before falling edge of write pulse  
Data hold time after falling edge of write pulse  
Address setup time before rising edge of write pulse  
Address hold time after falling edge of write pulse  
Write enable to data output valid delay  
Data-in to data-out valid delay  
(5)  
(5)  
(5)  
(5)  
tWO  
tDD  
tEABOUT  
tEABCH  
tEABCL  
Data-out delay  
Clock high time  
Clock low time  
Altera Corporation  
61  
 复制成功!