FLEX 10K Embedded Programmable Logic Device Family Data Sheet
Table 34. EAB Timing Microparameters
Note (1)
Symbol
Parameter
Conditions
tEABDATA1
tEABDATA2
tEABWE1
tEABWE2
tEABCLK
tEABCO
tEABBYPASS
tEABSU
tEABH
Data or address delay to EAB for combinatorial input
Data or address delay to EAB for registered input
Write enable delay to EAB for combinatorial input
Write enable delay to EAB for registered input
EAB register clock delay
EAB register clock-to-output delay
Bypass register delay
EAB register setup time before clock
EAB register hold time after clock
Address access delay
tAA
tWP
Write pulse width
tWDSU
tWDH
tWASU
tWAH
Data setup time before falling edge of write pulse
Data hold time after falling edge of write pulse
Address setup time before rising edge of write pulse
Address hold time after falling edge of write pulse
Write enable to data output valid delay
Data-in to data-out valid delay
(5)
(5)
(5)
(5)
tWO
tDD
tEABOUT
tEABCH
tEABCL
Data-out delay
Clock high time
Clock low time
Altera Corporation
61