欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6 参数 Datasheet PDF下载

EP1SGX40GF1020I6图片预览
型号: EP1SGX40GF1020I6
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 272 页 / 1348 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第174页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第175页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第176页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第177页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第179页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第180页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第181页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第182页  
I/O Structure  
Slew-Rate Control  
The output buffer for each Stratix GX device I/O pin has a programmable  
output slew-rate control that can be configured for low-noise or high-  
speed performance. A faster slew rate provides high-speed transitions for  
high-performance systems. However, these fast transitions may  
introduce noise transients into the system. A slow slew rate reduces  
system noise, but adds a nominal delay to rising and falling edges. Each  
I/O pin has an individual slew-rate control, allowing you to specify the  
slew rate on a pin-by-pin basis. The slew-rate control affects both the  
rising and falling edges.  
Bus Hold  
Each Stratix GX device I/O pin provides an optional bus-hold feature.  
The bus-hold circuitry can weakly hold the signal on an I/O pin at its last-  
driven state. Since the bus-hold feature holds the last-driven state of the  
pin until the next input signal is present, an external pull-up or pull-down  
resistor is not needed to hold a signal level when the bus is tri-stated.  
Table 4–25 shows bus hold support for different pin types.  
Table 4–25. Bus Hold Support  
Pin Type  
Bus Hold  
I/O pins  
v
CLK[15..0]  
CLK[0,1,2,3,8,9,10,11]  
FCLK  
v
FPLL[7..10]CLK  
The bus-hold circuitry also pulls undriven pins away from the input  
threshold voltage where noise can cause unintended high-frequency  
switching. You can select this feature individually for each I/O pin. The  
bus-hold output drives no higher than VCCIO to prevent overdriving  
signals. If the bus-hold feature is enabled, the programmable pull-up  
option cannot be used. Disable the bus-hold feature when using open-  
drain outputs with the GTL+ I/O standard or when the I/O pin has been  
configured for differential signals.  
4–112  
Stratix GX Device Handbook, Volume 1  
Altera Corporation  
February 2005  
 
 复制成功!