欢迎访问ic37.com |
会员登录 免费注册
发布采购

CLK12P 参数 Datasheet PDF下载

CLK12P图片预览
型号: CLK12P
PDF下载: 下载PDF文件 查看货源
内容描述: 的Stratix II器件手册,卷1 [Stratix II Device Handbook, Volume 1]
分类和应用:
文件页数/大小: 768 页 / 5210 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号CLK12P的Datasheet PDF文件第107页浏览型号CLK12P的Datasheet PDF文件第108页浏览型号CLK12P的Datasheet PDF文件第109页浏览型号CLK12P的Datasheet PDF文件第110页浏览型号CLK12P的Datasheet PDF文件第112页浏览型号CLK12P的Datasheet PDF文件第113页浏览型号CLK12P的Datasheet PDF文件第114页浏览型号CLK12P的Datasheet PDF文件第115页  
Stratix II Architecture  
f
For more information on tolerance specifications for on-chip termination  
with calibration, refer to the DC & Switching Characteristics chapter in  
volume 1 of the Stratix II Device Handbook.  
On-Chip Parallel Termination with Calibration  
Stratix II devices support on-chip parallel termination with calibration for  
column I/O pins only. There is one calibration circuit for the top I/O  
banks and one circuit for the bottom I/O banks. Each on-chip parallel  
termination calibration circuit compares the total impedance of each I/O  
buffer to the external 50-Ω resistors connected to the RUP and RDN pins  
and dynamically enables or disables the transistors until they match.  
Calibration occurs at the end of device configuration. Once the calibration  
circuit finds the correct impedance, it powers down and stops changing  
the characteristics of the drivers.  
1
On-chip parallel termination with calibration is only supported  
for input pins.  
f
f
For more information on on-chip termination supported by Stratix II  
devices, refer to the Selectable I/O Standards in Stratix II & Stratix II GX  
Devices chapter in volume 2 of the Stratix II Device Handbook or the  
Stratix II GX Device Handbook.  
For more information on tolerance specifications for on-chip termination  
with calibration, refer to the DC & Switching Characteristics chapter in  
volume 1 of the Stratix II Device Handbook.  
MultiVolt I/O Interface  
The Stratix II architecture supports the MultiVolt I/O interface feature  
that allows Stratix II devices in all packages to interface with systems of  
different supply voltages.  
The Stratix II VCCINTpins must always be connected to a 1.2-V power  
supply. With a 1.2-V VCCINT level, input pins are 1.5-, 1.8-, 2.5-, and 3.3-V  
tolerant. The VCCIOpins can be connected to either a 1.5-, 1.8-, 2.5-, or  
3.3-V power supply, depending on the output requirements. The output  
levels are compatible with systems of the same voltage as the power  
supply (for example, when VCCIOpins are connected to a 1.5-V power  
supply, the output levels are compatible with 1.5-V systems).  
The Stratix II VCCPDpower pins must be connected to a 3.3-V power  
supply. These power pins are used to supply the pre-driver power to the  
output buffers, which increases the performance of the output pins. The  
VCCPDpins also power configuration input pins and JTAG input pins.  
Altera Corporation  
May 2007  
2–93  
Stratix II Device Handbook, Volume 1  
 复制成功!