欢迎访问ic37.com |
会员登录 免费注册
发布采购

T8102A 参数 Datasheet PDF下载

T8102A图片预览
型号: T8102A
PDF下载: 下载PDF文件 查看货源
内容描述: H.100 / H.110接口和时隙交换 [H.100/H.110 Interface and Time-Slot Interchangers]
分类和应用:
文件页数/大小: 112 页 / 1382 K
品牌: AGERE [ AGERE SYSTEMS ]
 浏览型号T8102A的Datasheet PDF文件第99页浏览型号T8102A的Datasheet PDF文件第100页浏览型号T8102A的Datasheet PDF文件第101页浏览型号T8102A的Datasheet PDF文件第102页浏览型号T8102A的Datasheet PDF文件第104页浏览型号T8102A的Datasheet PDF文件第105页浏览型号T8102A的Datasheet PDF文件第106页浏览型号T8102A的Datasheet PDF文件第107页  
Ambassador T8100A, T8102, and T8105  
H.100/H.110 Interfaces and Time-Slot Interchangers  
Advance Data Sheet  
November 1999  
Appendix A. Application of Clock Modes (continued)  
TODJAT/GP6 FROMDJAT/GP7  
NETREF  
INT/EXT  
SELECT  
EN_NETREF2  
EN_NETREF1  
GP6  
GP7  
CT_NETREF2  
CT_NETREF1  
NETREF  
DIVIDE-BY-N  
NET-  
REF  
SEL.  
DIVIDE REGISTER  
EN_A  
C8  
CT_C8_A  
÷ BY 8  
FRAME  
/CT_FRAME_A  
EN_B  
C8  
NETREF  
SELECT  
CT_C8_B  
FRAME  
BIT SLIDER  
CONTROLS  
BIT SLIDER  
/CT_FRAME_B  
COMPATIBILITY  
CLOCKS DIRECTION  
/CT_FRAME_A  
/CT_FRAME_B  
/FR_COMP  
FRAME  
SEL.  
16.384 MHz  
FRAME SYNC  
STATE  
MACHINES  
/CT16 ±  
4 MHz  
2.048 MHz  
C2  
2 MHz  
DPLL  
4.096 MHz  
2.048 MHz  
4.096 MHz  
8.192 MHz  
PLL #1  
/C4  
BYPASS  
CLOCK  
SEL.  
RESOURCE  
DIVIDE-BY-N  
1.544 MHz  
L_REF0  
SCLK  
PLL #1  
DIVIDE REGISTER  
65.536 MHz  
SCSEL  
4.096 MHz  
x16  
x32  
SCLKX2  
RATE SELECT  
8.192 MHz  
FRAME  
CLOCK  
RESOURCE  
SELECT  
L_REF7  
CLOCK  
SEL.  
MAIN  
DIVIDE-BY-N  
CT_NETREF  
CT_C8  
CLKB  
AND  
/FR_COMP  
DIVIDE REGISTER  
INPUT  
STATE  
MACH.  
SEC8K  
/C16±  
PLL #2 BYPASS  
FRAME  
/C4  
C2  
2.048 MHz  
4.096 MHz  
8.192 MHz  
16.384 MHz  
PLL#2 ÷ 2  
SCLK  
DIVIDE-  
BY-2  
SCLKX2  
PLL #2  
L_SC0  
x8  
(FALLBACK PATH)  
DIVIDE-  
BY-4  
x16  
RATE SELECT  
XTALIN  
L_SC CTL  
(1 OF 4  
L_SC[1:3]  
NOT SHOWN)  
TCLKOUT  
SELECT  
(XTALIN STILL DRIVES  
OTHER INTERNALS.)  
PRIREFOUT  
4MHzIN  
3MHzIN  
TCLKOUT  
ENABLE  
TCLKOUT  
FRAMERS  
JITTER ATTENUATED  
MULTICLOCK ADAPTER  
5-6130bF  
Figure 36. T1, CT Bus Master, Compatibility Clock Master, Clock Source = 1.544 MHz from Trunk  
Lucent Technologies Inc.  
99  
 复制成功!