欢迎访问ic37.com |
会员登录 免费注册
发布采购

LU6612 参数 Datasheet PDF下载

LU6612图片预览
型号: LU6612
PDF下载: 下载PDF文件 查看货源
内容描述: LU6612 FASTCAT单TM -FET用于10BASE-T / 100BASE-TX [LU6612 FASTCAT TM Single-FET for 10Base-T/100Base-TX]
分类和应用:
文件页数/大小: 36 页 / 495 K
品牌: AGERE [ AGERE SYSTEMS ]
 浏览型号LU6612的Datasheet PDF文件第8页浏览型号LU6612的Datasheet PDF文件第9页浏览型号LU6612的Datasheet PDF文件第10页浏览型号LU6612的Datasheet PDF文件第11页浏览型号LU6612的Datasheet PDF文件第13页浏览型号LU6612的Datasheet PDF文件第14页浏览型号LU6612的Datasheet PDF文件第15页浏览型号LU6612的Datasheet PDF文件第16页  
LU6612  
Data Sheet  
July 2000  
FASTCAT Single-FET for 10Base-T/100Base-TX  
Pin Information (continued)  
Table 5. Miscellaneous Pins (20) (continued)  
Signal  
Type* Pin  
Description  
SPEED-  
LED/  
PHYAD[2]  
I/O  
56  
Speed LED. This pin indicates the operating speed of LU6612:  
LED is active when in 100 Mbits/s operation.  
LED is not active when in 10 Mbits/s operation.  
At powerup/reset, this pin is sampled as input and to set the PHYAD[2] bit. If pulled  
high through a resistor, this pin will set PHYAD[2] to a high or if pulled low through a  
resistor, will set PHYAD[2] to a zero. When this pin is pulled high, the LED output will  
be active-low, when pulled low, the LED output will be active-high.  
FUDU-  
PLED/  
I/O  
55  
Full-Duplex LED. This pin indicates the operating mode of LU6612 and is only valid  
when link is up:  
PHYAD[3]  
LED is active when in full-duplex mode of operation.  
LED is not active when in half-duplex mode of operation.  
At powerup/reset, this pin is sampled as an input to set the PHYAD[3] bit. If pulled  
high through a resistor, this pin will set PHYAD[3] to a high or if pulled low through a  
resistor, will set PHYAD[3] to a zero. When this pin is pulled high, the LED output will  
be active-low, when pulled low, the LED output will be active-high.  
PHYAD[4]  
I↑  
I↑  
17 PHYAD[4]. At powerup/reset, this pin is sampled as an input to set the PHYAD[4] bit.  
If pulled high through a resistor, this pin will set PHYAD[4] to a high or if pulled low  
through a resistor, will set PHYAD[4] to a zero. This pin has an internal 100 kpull-  
up resistor.  
MODE[2:0]  
52:50 Mode Selection. These pins carry encoded signals that are latched into the LU6612  
upon powerup/reset and define specific modes of operation: half/full duplex, autone-  
gotiation enabled/disabled, and transceiver isolation. Refer to Table 20 for the various  
modes and how various registers are affected. Pins [52:50] have internal 100 kpull-  
ups. If left floating, LU6612 will default to all capable, autonegotiation enabled mode.  
TEST[0]  
I↑  
I↓  
15 Test Enable Pin for Factory Testing. This pin has an internal 100 kpull-down  
resistor. The pin can be either left floating or tied down.  
TEST[2:1]  
19, Test Enable Pin for Factory Testing. These two pins have internal 50 kpull-down  
16 resistors. These pins can either be left floating or tied low.  
CLKREF  
RESET  
I
I
12 Clock Reference. Connect this pin to a 1 nF ± 10% capacitor to ground.  
27 Full Chip Reset (Active-Low). Reset is an active-low signal. Reset must be  
asserted low for at least five LSCLK cycles. The LU6612 will come out of reset after  
400 µs. LSCLK1 must remain running during reset.  
BGREF[1:0]  
ISET_100  
ISET_10  
I
I
I
57:58 Band-Gap Reference. Connect these pins to a 24.9 kΩ ± 1% resistor to ground. The  
parasitic load capacitance should be less than 15 pF.  
2
Current Set 100 Mbits/s. An external reference resistor (24.9 k) is placed from this  
pin to ground to set the 100 Mbits/s TP driver transmit output level.  
24 Current Set 10 Mbits/s. An external reference resistor (22.1 k) is placed from this  
pin to ground to set the 10 Mbits/s TP driver transmit output level.  
PCSEN  
I↑  
18 PCS Enable (Active-Low). When this pin is active-low, the encoded 5-bit symbols  
appear on RXD[4:0] and TXD[4:0]. When this pin high, 4-bit data appears on  
RXD[3:0] and TXD[3:0]. When PCSEN is low, LU6612 bypasses the 4B5B encoder/  
decoder, the align function, the scrambler/descrambler, and does not detect and gen-  
erate J/K and R/T code groups at the start or end of frame. This pin has an internal  
100 kpull-up.  
* indicates there is an internal pull-up; indicates there is an internal pull-down.  
12  
Lucent Technologies Inc.  
 复制成功!