欢迎访问ic37.com |
会员登录 免费注册
发布采购

OR2C04A-2J208I 参数 Datasheet PDF下载

OR2C04A-2J208I图片预览
型号: OR2C04A-2J208I
PDF下载: 下载PDF文件 查看货源
内容描述: 现场可编程门阵列 [Field-Programmable Gate Arrays]
分类和应用: 现场可编程门阵列
文件页数/大小: 192 页 / 2992 K
品牌: ETC [ ETC ]
 浏览型号OR2C04A-2J208I的Datasheet PDF文件第143页浏览型号OR2C04A-2J208I的Datasheet PDF文件第144页浏览型号OR2C04A-2J208I的Datasheet PDF文件第145页浏览型号OR2C04A-2J208I的Datasheet PDF文件第146页浏览型号OR2C04A-2J208I的Datasheet PDF文件第148页浏览型号OR2C04A-2J208I的Datasheet PDF文件第149页浏览型号OR2C04A-2J208I的Datasheet PDF文件第150页浏览型号OR2C04A-2J208I的Datasheet PDF文件第151页  
Data Sheet  
June 1999  
ORCA Series 2 FPGAs  
Timing Characteristics (continued)  
Table 40A. OR2CxxA and OR2TxxA Synchronous Memory Read Characteristics (SSPM and SDPM Modes)  
OR2CxxA Commercial: VDD = 5.0 V ± 5%, 0 °C TA 70 °C; OR2CxxA Industrial: VDD = 5.0 V ± 10%, –40 °C TA +85 °C.  
OR2TxxA Commercial: VDD = 3.0 V to 3.6 V, 0 °C TA 70 °C; OR2TxxA Industrial: VDD = 3.0 V to 3.6 V, 40 °C TA ≤  
+85 °C.  
Speed  
Unit  
Parameter  
Symbol  
-2  
-3  
-4  
-5  
-6  
-7  
Min Max Min Max Min Max Min Max Min Max Min Max  
Read Operation (TJ = 85 °C, VDD = min):  
Read Cycle Time  
Data Valid After Address  
(A[3:0], B[3:0] to F[3:0])  
TRC  
MEMS*_ADEL  
5.1  
4.0  
3.6  
2.8  
2.7  
2.1  
2.4  
1.7  
2.3  
1.4  
2.0  
1.1  
ns  
ns  
Read Operation, Clocking Data Into  
Latch/FF (TJ = 85 °C, VDD = min):  
Address to Clock Setup Time  
(A[3:0], B[3:0] to CK)  
Clock to PFU Output—Register  
(CK to Q[3:0])  
MEMS*_ASET 2.4  
REG_DEL  
1.8  
1.2  
1.1  
1.0  
0.9  
ns  
ns  
2.4  
2.0  
1.9  
1.5  
1.3  
1.0  
Note: Speed grades of -5, -6, and -7 are for OR2TxxA devices only.  
Table 40B. OR2TxxB Synchronous Memory Read Characteristics (SSPM and SDPM Modes)  
OR2TxxB Commercial: VDD = 3.0 V to 3.6 V, 0 °C TA 70 °C; OR2TxxB Industrial: VDD = 3.0 V to 3.6 V, 40 °C TA ≤  
+85°C.  
Speed  
Unit  
Parameter  
Symbol  
-7  
-8  
Min  
Max  
Min  
Max  
Read Operation (TJ = 85 °C, VDD = min):  
Read Cycle Time  
Data Valid After Address  
(A[3:0], B[3:0] to F[3:0])  
TRC  
MEMS*_ADEL  
1.9  
1.8  
1.8  
1.4  
ns  
ns  
Read Operation, Clocking Data into  
Latch/FF (TJ = 85 °C, VDD = Min):  
Address to Clock Setup Time  
(A[3:0], B[3:0] to CK)  
Clock to PFU Output—Register  
(CK to Q[3:0])  
MEMS*_ASET  
REG_DEL  
0.9  
0.8  
ns  
ns  
1.0  
1.0  
A[3:0], B[3:0]  
F[3:0]  
MEM*_ADEL  
MEM*_ASET  
CK  
REG_DEL  
Q[3:0]  
5-4622(F).r2.a  
Figure 61. Synchronous Memory Read Cycle  
Lucent Technologies Inc.  
147  
 复制成功!