欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第205页浏览型号HD6433846XXXH的Datasheet PDF文件第206页浏览型号HD6433846XXXH的Datasheet PDF文件第207页浏览型号HD6433846XXXH的Datasheet PDF文件第208页浏览型号HD6433846XXXH的Datasheet PDF文件第210页浏览型号HD6433846XXXH的Datasheet PDF文件第211页浏览型号HD6433846XXXH的Datasheet PDF文件第212页浏览型号HD6433846XXXH的Datasheet PDF文件第213页  
Bit 1: Timer C module standby mode control (TCCKSTP)  
Bit 1 controls setting and clearing of module standby mode for timer C.  
TCCKSTP  
Description  
0
1
Timer C is set to module standby mode  
Timer C module standby mode is cleared  
(initial value)  
9.3.3  
Timer Operation  
1. Interval timer operation  
When bit TMC7 in timer mode register C (TMC) is cleared to 0, timer C functions as an 8-bit  
interval timer.  
Upon reset, TCC is initialized to H'00 and TMC to H'18, so TCC continues up-counting as an  
interval up-counter without halting immediately after a reset. The timer C operating clock is  
selected from seven internal clock signals output by prescalers S and W, or an external clock input  
at pin TMIC. The selection is made by bits TMC2 to TMC0 in TMC.  
TCC up/down-count control can be performed either by software or hardware. The selection is  
made by bits TMC6 and TMC5 in TMC.  
After the count value in TCC reaches H'FF (H'00), the next clock input causes timer C to overflow  
(underflow), setting bit IRRTC to 1 in IRR2. If IENTC = 1 in interrupt enable register 2 (IENR2),  
a CPU interrupt is requested.  
At overflow (underflow), TCC returns to H'00 (H'FF) and starts counting up (down) again.  
During interval timer operation (TMC7 = 0), when a value is set in timer load register C (TLC),  
the same value is set in TCC.  
Note:  
* For details on interrupts, see 3.3, Interrupts.  
194  
 复制成功!