欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP20K200RC208-1 参数 Datasheet PDF下载

EP20K200RC208-1图片预览
型号: EP20K200RC208-1
PDF下载: 下载PDF文件 查看货源
内容描述: 现场可编程门阵列(FPGA)的\n [Field Programmable Gate Array (FPGA) ]
分类和应用: 现场可编程门阵列
文件页数/大小: 114 页 / 1501 K
品牌: ETC [ ETC ]
 浏览型号EP20K200RC208-1的Datasheet PDF文件第34页浏览型号EP20K200RC208-1的Datasheet PDF文件第35页浏览型号EP20K200RC208-1的Datasheet PDF文件第36页浏览型号EP20K200RC208-1的Datasheet PDF文件第37页浏览型号EP20K200RC208-1的Datasheet PDF文件第39页浏览型号EP20K200RC208-1的Datasheet PDF文件第40页浏览型号EP20K200RC208-1的Datasheet PDF文件第41页浏览型号EP20K200RC208-1的Datasheet PDF文件第42页  
APEX 20K Programmable Logic Device Family Data Sheet  
Table 10 describes the APEX 20K programmable delays and their logic  
options in the Quartus II software.  
Table 10. APEX 20K Programmable Delay Chains  
Programmable Delays  
Quartus II Logic Option  
Input pin to core delay  
Decrease input delay to internal cells  
Decrease input delay to input register  
Decrease input delay to output register  
Increase delay to output pin  
Input pin to input register delay  
Core to output register delay  
Output register t  
delay  
CO  
The Quartus II software Compiler can program these delays  
automatically to minimize setup time while providing a zero hold time.  
Figure 25 shows how fast bidirectional I/ Os are implemented in  
APEX 20K devices.  
The register in the APEX 20K IOE can be programmed to power-up high  
or low after configuration is complete. If it is programmed to power-up  
low, an asynchronous clear can control the register. If it is programmed to  
power-up high, the register cannot be asynchronously cleared or preset.  
This feature is useful for cases where the APEX 20K device controls an  
active-low input or another device; it prevents inadvertent activation of  
the input upon power-up.  
38  
Altera Corporation  
 复制成功!